Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp8116075imu; Tue, 4 Dec 2018 03:16:36 -0800 (PST) X-Google-Smtp-Source: AFSGD/WdqCn8nVG9hVWd7En/4E1Zj6858682cXZFdFWFBeWnxeRKjZp/3ujwx3BVrLvmxsWaEOyK X-Received: by 2002:a63:7e5b:: with SMTP id o27mr16317255pgn.214.1543922196017; Tue, 04 Dec 2018 03:16:36 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1543922195; cv=none; d=google.com; s=arc-20160816; b=E33UjYY7jmC/umQ+LjY0EaG9Sh2VfJomBYuDpX3nJ03w5lmrG1YCGkMxyy4CHPX890 Er7FXqM1ULzLzizuhjIvjCZpiJTnZDu0xqHFOR5jpsWJ2D7F3ApyEub4TOiwZ69cu/sy pUbcFCxzuypw1JM9gkAnyjwBObPuqngWyrg3KslQH7Fwrb+7P5lUuTDRtaj5uFEUC52F mvXdOkBj29IhxZpyGQ42FLDfSqvjh5xhhq+wvKBj6o0nFCMJc+mKExSjRrrvPvQ+A7q4 CgeJM74/QMU10C1GT8mSf5ysO8xu7n7Ik1i7YaT+VU4VucLWic7BlP3pG4Y4XHBsEBCQ S4oA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=3EX0ow9SkzrWSfKZPaMK4mDYjpFWU884Ci0nTpXLm2c=; b=hbjPTxDLT19A/nL8jnAHHKYbDZsLEnxQu67S0quyOzURSIqPb5s62+wG4XDCeEKXhp l45bd+QMhcxvFRpqC8AOtd4QMKIbqfmlw1X6aj8tlulXr3tr8sgXHYe38syMRgY70M9E M8F9oxNcKzSzEhHYJdmMpdajU6FDwwap/zbIk1gvnccpjd2yuFoBm7fnZ4wBig4f9grN 1GFg13L/rk1xsku6BY64CFZ9nX/KujO8DxVhrdSJyPXM4ZrGuO2653kvdnNeTqBVBTYW wwHFsvLM7suTI+rWRU7uJcZd70XC6N/O5JKJJesc4yhUgF81ukU2IMY35cWCfxIJhfhq EjEw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2orirVmH; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u184si15736720pgd.262.2018.12.04.03.16.20; Tue, 04 Dec 2018 03:16:35 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=2orirVmH; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728274AbeLDLGP (ORCPT + 99 others); Tue, 4 Dec 2018 06:06:15 -0500 Received: from mail.kernel.org ([198.145.29.99]:54484 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727465AbeLDLGM (ORCPT ); Tue, 4 Dec 2018 06:06:12 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 699062082D; Tue, 4 Dec 2018 11:06:11 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1543921571; bh=GEd6INmw8Elld2f5nvL21cV58gX79W8J7ueg3LmotCo=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=2orirVmHauAIfWrSJrcKVCXbGYoRty/mRhZImUZhASrGCHq7B7lBXRCV5YTUP3mqR Ot68CKuX8jsXyAs+3+ZQFY7iuxJi7EkqbjSCY9knfkT+jgtVPVd30/HhjDOPrOB2zE YfwtVHboqCO9WWNxy3OvLO9yKm8U5Z+xAj82KxMc= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Jiri Olsa , Peter Zijlstra , Alexander Shishkin , Arnaldo Carvalho de Melo , Arnaldo Carvalho de Melo , Jiri Olsa , Linus Torvalds , Peter Zijlstra , Stephane Eranian , Thomas Gleixner , Vince Weaver , Ingo Molnar Subject: [PATCH 4.14 123/146] perf/x86/intel: Add generic branch tracing check to intel_pmu_has_bts() Date: Tue, 4 Dec 2018 11:50:09 +0100 Message-Id: <20181204103731.780278339@linuxfoundation.org> X-Mailer: git-send-email 2.19.2 In-Reply-To: <20181204103726.750894136@linuxfoundation.org> References: <20181204103726.750894136@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review X-Patchwork-Hint: ignore MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.14-stable review patch. If anyone has any objections, please let me know. ------------------ From: Jiri Olsa commit 67266c1080ad56c31af72b9c18355fde8ccc124a upstream. Currently we check the branch tracing only by checking for the PERF_COUNT_HW_BRANCH_INSTRUCTIONS event of PERF_TYPE_HARDWARE type. But we can define the same event with the PERF_TYPE_RAW type. Changing the intel_pmu_has_bts() code to check on event's final hw config value, so both HW types are covered. Adding unlikely to intel_pmu_has_bts() condition calls, because it was used in the original code in intel_bts_constraints. Signed-off-by: Jiri Olsa Acked-by: Peter Zijlstra Cc: Cc: Alexander Shishkin Cc: Arnaldo Carvalho de Melo Cc: Arnaldo Carvalho de Melo Cc: Jiri Olsa Cc: Linus Torvalds Cc: Peter Zijlstra Cc: Stephane Eranian Cc: Thomas Gleixner Cc: Vince Weaver Link: http://lkml.kernel.org/r/20181121101612.16272-2-jolsa@kernel.org Signed-off-by: Ingo Molnar Signed-off-by: Greg Kroah-Hartman --- arch/x86/events/intel/core.c | 17 +++-------------- arch/x86/events/perf_event.h | 13 +++++++++---- 2 files changed, 12 insertions(+), 18 deletions(-) --- a/arch/x86/events/intel/core.c +++ b/arch/x86/events/intel/core.c @@ -2345,16 +2345,7 @@ done: static struct event_constraint * intel_bts_constraints(struct perf_event *event) { - struct hw_perf_event *hwc = &event->hw; - unsigned int hw_event, bts_event; - - if (event->attr.freq) - return NULL; - - hw_event = hwc->config & INTEL_ARCH_EVENT_MASK; - bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS); - - if (unlikely(hw_event == bts_event && hwc->sample_period == 1)) + if (unlikely(intel_pmu_has_bts(event))) return &bts_constraint; return NULL; @@ -2976,10 +2967,8 @@ static unsigned long intel_pmu_free_runn static int intel_pmu_bts_config(struct perf_event *event) { struct perf_event_attr *attr = &event->attr; - struct hw_perf_event *hwc = &event->hw; - if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && - !attr->freq && hwc->sample_period == 1) { + if (unlikely(intel_pmu_has_bts(event))) { /* BTS is not supported by this architecture. */ if (!x86_pmu.bts_active) return -EOPNOTSUPP; @@ -3038,7 +3027,7 @@ static int intel_pmu_hw_config(struct pe /* * BTS is set up earlier in this path, so don't account twice */ - if (!intel_pmu_has_bts(event)) { + if (!unlikely(intel_pmu_has_bts(event))) { /* disallow lbr if conflicting events are present */ if (x86_add_exclusive(x86_lbr_exclusive_lbr)) return -EBUSY; --- a/arch/x86/events/perf_event.h +++ b/arch/x86/events/perf_event.h @@ -850,11 +850,16 @@ static inline int amd_pmu_init(void) static inline bool intel_pmu_has_bts(struct perf_event *event) { - if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && - !event->attr.freq && event->hw.sample_period == 1) - return true; + struct hw_perf_event *hwc = &event->hw; + unsigned int hw_event, bts_event; - return false; + if (event->attr.freq) + return false; + + hw_event = hwc->config & INTEL_ARCH_EVENT_MASK; + bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS); + + return hw_event == bts_event && hwc->sample_period == 1; } int intel_pmu_save_and_restart(struct perf_event *event);