Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp11197630imu; Thu, 6 Dec 2018 13:12:23 -0800 (PST) X-Google-Smtp-Source: AFSGD/VdJmGWF/7Z2z7Y0mMWzONTfZcsJFZBWwkIQkY/EJqS++vmEZmdYsJhQGY1DwrRcZKw2SNy X-Received: by 2002:a17:902:2969:: with SMTP id g96mr29663843plb.295.1544130743684; Thu, 06 Dec 2018 13:12:23 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544130743; cv=none; d=google.com; s=arc-20160816; b=RmhhoxITi6hCsVV30bjDMsrkMy5qpC66vXm/phUIydqiLPMF00xyPmGrdvRYoD4kBq 5LOM0eWSeM4QGgP+snpmu5nqvyXRovLowpqYh6JSPX9kZUtsHQ3ES6rn8PYYHepfKPtm LkW2HIkTQP8u9GPfIBRSrCSiP4mc71T/lMsQp8rTTvTqONJQqax9veBLqNrhuN6+Cksd NngS9aDkIU5aeSt5yn/yD8Pw3grE8eIIg4PXnDjxA2nP82hQrry5LWBlaFA1kRjhmqPK qXEoAPIXcepisc04tX9rbprnK+maE+Js+rIII33lNGSN9p/O4SxUfp4K13y+3lKe/FyX HEoA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature; bh=7tPszW8K3AYRLkfU03UxO5eE8WOe/1jwQ5/Y/2PY6L4=; b=Vxy2+jwUA0hT2mNl19jCTBl6ziXmIrG/9LdjbPqPs3KQJnsYhXo/6WRnEyaqwcMyeu xTj+17MDdVC+Xzd5oX6eT7FQg9+Wv7uzNqkrx/I/YOK2HccokULdJ9E8JS523i1GhoFI ECXB4Eo7IxYMwfE1IyDTlV3rZGCojSicTFhw1ckECvlTPKlZyi3TjqzKnSDvuiQ2NbID tOMI9THoKficEr+L4lMuVorLBn9y6nkEi7mqZcP82c+ddznTAEmxBblbmHLVeNLfrQGe BGdwSDadTAc6lYxLURUFG7i1AHKwKpMTumJK+mFBlKHFQo10459fvMJSfmGykxwtsspd Pm6g== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Q3JIwRZc; dkim=pass header.i=@codeaurora.org header.s=default header.b=TXW55RvL; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l8si1190765pfc.98.2018.12.06.13.12.05; Thu, 06 Dec 2018 13:12:23 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Q3JIwRZc; dkim=pass header.i=@codeaurora.org header.s=default header.b=TXW55RvL; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1725966AbeLFVL1 (ORCPT + 99 others); Thu, 6 Dec 2018 16:11:27 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:41402 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725928AbeLFVL1 (ORCPT ); Thu, 6 Dec 2018 16:11:27 -0500 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 4701860B1E; Thu, 6 Dec 2018 21:11:25 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1544130685; bh=arrHo+qE6CuCckvmg0mryZ3XBQGbKEFJkQpzz52sh6g=; h=From:To:Cc:Subject:Date:From; b=Q3JIwRZcWEFRYvbe4kYW0gpiBm2zHMIbwiJWfqd+8paGWlXZyMx/NT99I0gQlTOjU edZZZcMo8cE1fkODBpnWWmGwXYDckVcM3upXdTQI+eD4tq9jkkt7sdpdlly6tdqRye RcnjFboliEjHUZbFg/arIF7KBQBhKuHzw5I9+OcY= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.7 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_INVALID,DKIM_SIGNED autolearn=no autolearn_force=no version=3.4.0 Received: from jhugo-perf-lnx.qualcomm.com (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: jhugo@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 293E860792; Thu, 6 Dec 2018 21:11:23 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1544130684; bh=arrHo+qE6CuCckvmg0mryZ3XBQGbKEFJkQpzz52sh6g=; h=From:To:Cc:Subject:Date:From; b=TXW55RvLYI4bXdy1DO5Oy3RASjKtUwxUv2jOq0A89B26JiJMM87WmW/WOzxQtNdt/ jPBIAcJj2JymbRjigvGNegqys/Km3RnSDqnPdQiITBcsbUyVDjtVW/KDhUSRiZs8MN XVT47t4+i9Du4V4xKCM+O6MWTSnfHw/CwbcwuZBI= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 293E860792 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=jhugo@codeaurora.org From: Jeffrey Hugo To: mturquette@baylibre.com, sboyd@kernel.org, robh+dt@kernel.org, mark.rutland@arm.com Cc: bjorn.andersson@linaro.org, marc.w.gonzalez@free.fr, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, Jeffrey Hugo Subject: [PATCH] clk: qcom: smd: Add support for MSM8998 rpm clocks Date: Thu, 6 Dec 2018 14:11:06 -0700 Message-Id: <1544130666-32252-1-git-send-email-jhugo@codeaurora.org> X-Mailer: git-send-email 1.9.1 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add rpm smd clocks, PMIC and bus clocks which are required on MSM8998 for clients to vote on. Signed-off-by: Jeffrey Hugo --- .../devicetree/bindings/clock/qcom,rpmcc.txt | 1 + drivers/clk/qcom/clk-smd-rpm.c | 62 ++++++++++++++++++++++ include/dt-bindings/clock/qcom,rpmcc.h | 6 +++ 3 files changed, 69 insertions(+) diff --git a/Documentation/devicetree/bindings/clock/qcom,rpmcc.txt b/Documentation/devicetree/bindings/clock/qcom,rpmcc.txt index 87b4949..16c4293 100644 --- a/Documentation/devicetree/bindings/clock/qcom,rpmcc.txt +++ b/Documentation/devicetree/bindings/clock/qcom,rpmcc.txt @@ -17,6 +17,7 @@ Required properties : "qcom,rpmcc-apq8064", "qcom,rpmcc" "qcom,rpmcc-msm8996", "qcom,rpmcc" "qcom,rpmcc-qcs404", "qcom,rpmcc" + "qcom,rpmcc-msm8998", "qcom,rpmcc" - #clock-cells : shall contain 1 diff --git a/drivers/clk/qcom/clk-smd-rpm.c b/drivers/clk/qcom/clk-smd-rpm.c index d3aadae..269304e 100644 --- a/drivers/clk/qcom/clk-smd-rpm.c +++ b/drivers/clk/qcom/clk-smd-rpm.c @@ -655,11 +655,73 @@ static int clk_smd_rpm_enable_scaling(struct qcom_smd_rpm *rpm) .num_clks = ARRAY_SIZE(qcs404_clks), }; +/* msm8998 */ +DEFINE_CLK_SMD_RPM(msm8998, snoc_clk, snoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 1); +DEFINE_CLK_SMD_RPM(msm8998, cnoc_clk, cnoc_a_clk, QCOM_SMD_RPM_BUS_CLK, 2); +DEFINE_CLK_SMD_RPM(msm8998, ce1_clk, ce1_a_clk, QCOM_SMD_RPM_CE_CLK, 0); +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, div_clk1, div_clk1_a, 0xb); +DEFINE_CLK_SMD_RPM(msm8998, ipa_clk, ipa_a_clk, QCOM_SMD_RPM_IPA_CLK, 0); +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, bb_clk1, bb_clk1_a, 1); +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, bb_clk2, bb_clk2_a, 2); +DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, bb_clk3_pin, bb_clk3_a_pin, 3); +DEFINE_CLK_SMD_RPM(msm8998, mmssnoc_axi_rpm_clk, mmssnoc_axi_rpm_a_clk, + QCOM_SMD_RPM_MMAXI_CLK, 0); +DEFINE_CLK_SMD_RPM(msm8998, aggre1_noc_clk, aggre1_noc_a_clk, + QCOM_SMD_RPM_AGGR_CLK, 1); +DEFINE_CLK_SMD_RPM(msm8998, aggre2_noc_clk, aggre2_noc_a_clk, + QCOM_SMD_RPM_AGGR_CLK, 2); +DEFINE_CLK_SMD_RPM_QDSS(msm8998, qdss_clk, qdss_a_clk, + QCOM_SMD_RPM_MISC_CLK, 1); +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, rf_clk1, rf_clk1_a, 4); +DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, rf_clk2_pin, rf_clk2_a_pin, 5); +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, rf_clk3, rf_clk3_a, 6); +DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, rf_clk3_pin, rf_clk3_a_pin, 6); +static struct clk_smd_rpm *msm8998_clks[] = { + [RPM_SMD_SNOC_CLK] = &msm8998_snoc_clk, + [RPM_SMD_SNOC_A_CLK] = &msm8998_snoc_a_clk, + [RPM_SMD_CNOC_CLK] = &msm8998_cnoc_clk, + [RPM_SMD_CNOC_A_CLK] = &msm8998_cnoc_a_clk, + [RPM_SMD_CE1_CLK] = &msm8998_ce1_clk, + [RPM_SMD_CE1_A_CLK] = &msm8998_ce1_a_clk, + [RPM_SMD_DIV_CLK1] = &msm8998_div_clk1, + [RPM_SMD_DIV_A_CLK1] = &msm8998_div_clk1_a, + [RPM_SMD_IPA_CLK] = &msm8998_ipa_clk, + [RPM_SMD_IPA_A_CLK] = &msm8998_ipa_a_clk, + [RPM_SMD_BB_CLK1] = &msm8998_bb_clk1, + [RPM_SMD_BB_CLK1_A] = &msm8998_bb_clk1_a, + [RPM_SMD_BB_CLK2] = &msm8998_bb_clk2, + [RPM_SMD_BB_CLK2_A] = &msm8998_bb_clk2_a, + [RPM_SMD_BB_CLK3_PIN] = &msm8998_bb_clk3_pin, + [RPM_SMD_BB_CLK3_A_PIN] = &msm8998_bb_clk3_a_pin, + [RPM_SMD_MMAXI_CLK] = &msm8998_mmssnoc_axi_rpm_clk, + [RPM_SMD_MMAXI_A_CLK] = &msm8998_mmssnoc_axi_rpm_a_clk, + [RPM_SMD_AGGR1_NOC_CLK] = &msm8998_aggre1_noc_clk, + [RPM_SMD_AGGR1_NOC_A_CLK] = &msm8998_aggre1_noc_a_clk, + [RPM_SMD_AGGR2_NOC_CLK] = &msm8998_aggre2_noc_clk, + [RPM_SMD_AGGR2_NOC_A_CLK] = &msm8998_aggre2_noc_a_clk, + [RPM_SMD_QDSS_CLK] = &msm8998_qdss_clk, + [RPM_SMD_QDSS_A_CLK] = &msm8998_qdss_a_clk, + [RPM_SMD_RF_CLK1] = &msm8998_rf_clk1, + [RPM_SMD_RF_CLK1_A] = &msm8998_rf_clk1_a, + [RPM_SMD_RF_CLK2_PIN] = &msm8998_rf_clk2_pin, + [RPM_SMD_RF_CLK2_A_PIN] = &msm8998_rf_clk2_a_pin, + [RPM_SMD_RF_CLK3] = &msm8998_rf_clk3, + [RPM_SMD_RF_CLK3_A] = &msm8998_rf_clk3_a, + [RPM_SMD_RF_CLK3_PIN] = &msm8998_rf_clk3_pin, + [RPM_SMD_RF_CLK3_A_PIN] = &msm8998_rf_clk3_a_pin, +}; + +static const struct rpm_smd_clk_desc rpm_clk_msm8998 = { + .clks = msm8998_clks, + .num_clks = ARRAY_SIZE(msm8998_clks), +}; + static const struct of_device_id rpm_smd_clk_match_table[] = { { .compatible = "qcom,rpmcc-msm8916", .data = &rpm_clk_msm8916 }, { .compatible = "qcom,rpmcc-msm8974", .data = &rpm_clk_msm8974 }, { .compatible = "qcom,rpmcc-msm8996", .data = &rpm_clk_msm8996 }, { .compatible = "qcom,rpmcc-qcs404", .data = &rpm_clk_qcs404 }, + { .compatible = "qcom,rpmcc-msm8998", .data = &rpm_clk_msm8998 }, { } }; MODULE_DEVICE_TABLE(of, rpm_smd_clk_match_table); diff --git a/include/dt-bindings/clock/qcom,rpmcc.h b/include/dt-bindings/clock/qcom,rpmcc.h index 3658b0c..81dbd1f 100644 --- a/include/dt-bindings/clock/qcom,rpmcc.h +++ b/include/dt-bindings/clock/qcom,rpmcc.h @@ -127,5 +127,11 @@ #define RPM_SMD_BIMC_GPU_A_CLK 77 #define RPM_SMD_QPIC_CLK 78 #define RPM_SMD_QPIC_CLK_A 79 +#define RPM_SMD_BB_CLK3_PIN 80 +#define RPM_SMD_BB_CLK3_A_PIN 81 +#define RPM_SMD_RF_CLK3 82 +#define RPM_SMD_RF_CLK3_A 83 +#define RPM_SMD_RF_CLK3_PIN 84 +#define RPM_SMD_RF_CLK3_A_PIN 85 #endif -- Qualcomm Datacenter Technologies as an affiliate of Qualcomm Technologies, Inc. Qualcomm Technologies, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project.