Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp739678imu; Fri, 7 Dec 2018 08:11:23 -0800 (PST) X-Google-Smtp-Source: AFSGD/UEJImRLERzwqU5wQbT7cbA8wBc8a77lObOJ+3aAo9Yn9KWng7DbFHo5GbISYU+P37f1qKd X-Received: by 2002:a63:31d0:: with SMTP id x199mr2477636pgx.10.1544199082937; Fri, 07 Dec 2018 08:11:22 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544199082; cv=none; d=google.com; s=arc-20160816; b=EXIMh9cgmEs3RYGihMtkrIkTGMEPJEo8zc5kf9wIENq19nU3uJN/M1iTxJLJxRJTXp pitirfp7v8Cpbh2JzXXXNwIYYZRif+PZ+WnVTAIpht4GrZ6i8oVCMxIF16K4P7WgX0Lq /GwCFeLrw0qwilKwEU86lYJRGBK2Qcs+w21nV7zkO7Hxg88q86A4EdsY9ThBfsqOowdi vtOUj0Z/6ENDpzYKX/2yzlk7MuMCYTpKdzkRVH8dCaccwH07mcv6N+YCv1rDVXy8OOc1 vGruna530Mixd/lO7Is8qyVrrFfAyhbdmTz3i6zhWovo0ZQ2qFwPgg+CQ+Gm7Al0a8QN VNOg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:references:cc:to:from:subject:dmarc-filter :dkim-signature:dkim-signature; bh=eIbZbL2FM6Dj1KrX2cUidr+FsrYvh7tkgKQxUoVBqKQ=; b=djTtORT7uQ35c5Ck5+G1j+n+9kJhtSU/SBVo8CLW/t5fHuZxENYzZiLc/fMoHJ87uA ZD4SheGXPjIMXc03RusQFKKbulkMywKaHXiNasTqHdj5ygF9MJXFh/j7k2MHdBk3EH7k i+5XlkQj63IC2wuv5dy/+mwfeb2pSQY45tDVfVdN0OAiUOjCCfhpHvAaiqz10R98Kelj WBOvmMVAaPa55V4AnZ0Vk9k16F9pGI+89zsdx/gn2O31QXU5n5zV3hJ5OKurvGy2OfwU nksyfNeagEYWnp+c0czTc0HaZtXlHs7SIPZrv/8nztyB2q41l8Utf2OO0UAleyhvlZEG DWdA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=ZQkuVQO0; dkim=pass header.i=@codeaurora.org header.s=default header.b=oTF0Lly2; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u188si3375629pfb.232.2018.12.07.08.10.57; Fri, 07 Dec 2018 08:11:22 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=ZQkuVQO0; dkim=pass header.i=@codeaurora.org header.s=default header.b=oTF0Lly2; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726107AbeLGQIs (ORCPT + 99 others); Fri, 7 Dec 2018 11:08:48 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:43086 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726010AbeLGQIr (ORCPT ); Fri, 7 Dec 2018 11:08:47 -0500 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id C3C4260ADD; Fri, 7 Dec 2018 16:08:46 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1544198926; bh=JF4Kvf3CyXbVmSykK8WssRLQpww15BjS91IDA7J56wI=; h=Subject:From:To:Cc:References:Date:In-Reply-To:From; b=ZQkuVQO0sD2LMqSJEbQgZEYbGP+slrXwxanyv/DGH0aEQEh4TaEeTE6b558VfQpUE 4xOH8X8ztyHSRMmtcOn1Lpxk0/5oBeHfkc0e8ynq0grEvatfNQKdBiVOgNKb0TwZP4 Bxfhrt+BbL+JDXjWQbl3qsKABMoKfYWqenM8j/Rk= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.7 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_INVALID,DKIM_SIGNED autolearn=no autolearn_force=no version=3.4.0 Received: from [10.226.60.81] (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: jhugo@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 4DA6C601A1; Fri, 7 Dec 2018 16:08:44 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1544198925; bh=JF4Kvf3CyXbVmSykK8WssRLQpww15BjS91IDA7J56wI=; h=Subject:From:To:Cc:References:Date:In-Reply-To:From; b=oTF0Lly2HlY122uZ2oFaIya61d8NCsxOKIo0k6nHYhRAKlLku9+dJ3ECnmHbHI4f3 wHf1wmdBt3Ipd/uLAhGesh0P97qiMfpC1Alzryfp3cmcEnu5dMg29+LT2tP6iejUrE Z2zbg8uU5czQS7Whbw4laCA4N1YYBAb6pX8l6NZA= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 4DA6C601A1 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=jhugo@codeaurora.org Subject: Re: [PATCH v2] clk: qcom: smd: Add support for MSM8998 rpm clocks From: Jeffrey Hugo To: Marc Gonzalez , Michael Turquette , Stephen Boyd Cc: Rob Herring , Mark Rutland , Bjorn Andersson , linux-clk , MSM , LKML References: <1544134310-10227-1-git-send-email-jhugo@codeaurora.org> Message-ID: Date: Fri, 7 Dec 2018 09:08:42 -0700 User-Agent: Mozilla/5.0 (Windows NT 6.1; WOW64; rv:60.0) Gecko/20100101 Thunderbird/60.3.1 MIME-Version: 1.0 In-Reply-To: Content-Type: text/plain; charset=utf-8; format=flowed Content-Language: en-US Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 12/7/2018 8:10 AM, Jeffrey Hugo wrote: > On 12/7/2018 3:30 AM, Marc Gonzalez wrote: >> On 06/12/2018 23:11, Jeffrey Hugo wrote: >> >>> Add rpm smd clocks, PMIC and bus clocks which are required on MSM8998 >>> for clients to vote on. >>> >>> Signed-off-by: Jeffrey Hugo >>> --- >>> v2 >>> -fix compatible ordering nits per Stephen >>> >>>   .../devicetree/bindings/clock/qcom,rpmcc.txt       |  1 + >>>   drivers/clk/qcom/clk-smd-rpm.c                     | 62 >>> ++++++++++++++++++++++ >>>   include/dt-bindings/clock/qcom,rpmcc.h             |  6 +++ >>>   3 files changed, 69 insertions(+) >>> >>> diff --git a/Documentation/devicetree/bindings/clock/qcom,rpmcc.txt >>> b/Documentation/devicetree/bindings/clock/qcom,rpmcc.txt >>> index 87b4949..944719b 100644 >>> --- a/Documentation/devicetree/bindings/clock/qcom,rpmcc.txt >>> +++ b/Documentation/devicetree/bindings/clock/qcom,rpmcc.txt >>> @@ -16,6 +16,7 @@ Required properties : >>>               "qcom,rpmcc-msm8974", "qcom,rpmcc" >>>               "qcom,rpmcc-apq8064", "qcom,rpmcc" >>>               "qcom,rpmcc-msm8996", "qcom,rpmcc" >>> +            "qcom,rpmcc-msm8998", "qcom,rpmcc" >>>               "qcom,rpmcc-qcs404", "qcom,rpmcc" >>>   - #clock-cells : shall contain 1 >>> diff --git a/drivers/clk/qcom/clk-smd-rpm.c >>> b/drivers/clk/qcom/clk-smd-rpm.c >>> index d3aadae..b1f95a9 100644 >>> --- a/drivers/clk/qcom/clk-smd-rpm.c >>> +++ b/drivers/clk/qcom/clk-smd-rpm.c >>> @@ -655,10 +655,72 @@ static int clk_smd_rpm_enable_scaling(struct >>> qcom_smd_rpm *rpm) >>>       .num_clks = ARRAY_SIZE(qcs404_clks), >>>   }; >>> +/* msm8998 */ >>> +DEFINE_CLK_SMD_RPM(msm8998, snoc_clk, snoc_a_clk, >>> QCOM_SMD_RPM_BUS_CLK, 1); >>> +DEFINE_CLK_SMD_RPM(msm8998, cnoc_clk, cnoc_a_clk, >>> QCOM_SMD_RPM_BUS_CLK, 2); >>> +DEFINE_CLK_SMD_RPM(msm8998, ce1_clk, ce1_a_clk, QCOM_SMD_RPM_CE_CLK, >>> 0); >>> +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, div_clk1, div_clk1_a, 0xb); >>> +DEFINE_CLK_SMD_RPM(msm8998, ipa_clk, ipa_a_clk, >>> QCOM_SMD_RPM_IPA_CLK, 0); >>> +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, bb_clk1, bb_clk1_a, 1); >>> +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, bb_clk2, bb_clk2_a, 2); >>> +DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, bb_clk3_pin, >>> bb_clk3_a_pin, 3); >>> +DEFINE_CLK_SMD_RPM(msm8998, mmssnoc_axi_rpm_clk, mmssnoc_axi_rpm_a_clk, >>> +           QCOM_SMD_RPM_MMAXI_CLK, 0); >>> +DEFINE_CLK_SMD_RPM(msm8998, aggre1_noc_clk, aggre1_noc_a_clk, >>> +           QCOM_SMD_RPM_AGGR_CLK, 1); >>> +DEFINE_CLK_SMD_RPM(msm8998, aggre2_noc_clk, aggre2_noc_a_clk, >>> +           QCOM_SMD_RPM_AGGR_CLK, 2); >>> +DEFINE_CLK_SMD_RPM_QDSS(msm8998, qdss_clk, qdss_a_clk, >>> +            QCOM_SMD_RPM_MISC_CLK, 1); >>> +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, rf_clk1, rf_clk1_a, 4); >>> +DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, rf_clk2_pin, >>> rf_clk2_a_pin, 5); >>> +DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, rf_clk3, rf_clk3_a, 6); >>> +DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, rf_clk3_pin, >>> rf_clk3_a_pin, 6); >>> +static struct clk_smd_rpm *msm8998_clks[] = { >>> +    [RPM_SMD_SNOC_CLK] = &msm8998_snoc_clk, >>> +    [RPM_SMD_SNOC_A_CLK] = &msm8998_snoc_a_clk, >>> +    [RPM_SMD_CNOC_CLK] = &msm8998_cnoc_clk, >>> +    [RPM_SMD_CNOC_A_CLK] = &msm8998_cnoc_a_clk, >>> +    [RPM_SMD_CE1_CLK] = &msm8998_ce1_clk, >>> +    [RPM_SMD_CE1_A_CLK] = &msm8998_ce1_a_clk, >>> +    [RPM_SMD_DIV_CLK1] = &msm8998_div_clk1, >>> +    [RPM_SMD_DIV_A_CLK1] = &msm8998_div_clk1_a, >>> +    [RPM_SMD_IPA_CLK] = &msm8998_ipa_clk, >>> +    [RPM_SMD_IPA_A_CLK] = &msm8998_ipa_a_clk, >>> +    [RPM_SMD_BB_CLK1] = &msm8998_bb_clk1, >>> +    [RPM_SMD_BB_CLK1_A] = &msm8998_bb_clk1_a, >>> +    [RPM_SMD_BB_CLK2] = &msm8998_bb_clk2, >>> +    [RPM_SMD_BB_CLK2_A] = &msm8998_bb_clk2_a, >>> +    [RPM_SMD_BB_CLK3_PIN] = &msm8998_bb_clk3_pin, >>> +    [RPM_SMD_BB_CLK3_A_PIN] = &msm8998_bb_clk3_a_pin, >>> +    [RPM_SMD_MMAXI_CLK] = &msm8998_mmssnoc_axi_rpm_clk, >>> +    [RPM_SMD_MMAXI_A_CLK] = &msm8998_mmssnoc_axi_rpm_a_clk, >>> +    [RPM_SMD_AGGR1_NOC_CLK] = &msm8998_aggre1_noc_clk, >>> +    [RPM_SMD_AGGR1_NOC_A_CLK] = &msm8998_aggre1_noc_a_clk, >>> +    [RPM_SMD_AGGR2_NOC_CLK] = &msm8998_aggre2_noc_clk, >>> +    [RPM_SMD_AGGR2_NOC_A_CLK] = &msm8998_aggre2_noc_a_clk, >>> +    [RPM_SMD_QDSS_CLK] = &msm8998_qdss_clk, >>> +    [RPM_SMD_QDSS_A_CLK] = &msm8998_qdss_a_clk, >>> +    [RPM_SMD_RF_CLK1] = &msm8998_rf_clk1, >>> +    [RPM_SMD_RF_CLK1_A] = &msm8998_rf_clk1_a, >>> +    [RPM_SMD_RF_CLK2_PIN] = &msm8998_rf_clk2_pin, >>> +    [RPM_SMD_RF_CLK2_A_PIN] = &msm8998_rf_clk2_a_pin, >>> +    [RPM_SMD_RF_CLK3] = &msm8998_rf_clk3, >>> +    [RPM_SMD_RF_CLK3_A] = &msm8998_rf_clk3_a, >>> +    [RPM_SMD_RF_CLK3_PIN] = &msm8998_rf_clk3_pin, >>> +    [RPM_SMD_RF_CLK3_A_PIN] = &msm8998_rf_clk3_a_pin, >>> +}; >>> + >>> +static const struct rpm_smd_clk_desc rpm_clk_msm8998 = { >>> +    .clks = msm8998_clks, >>> +    .num_clks = ARRAY_SIZE(msm8998_clks), >>> +}; >>> + >>>   static const struct of_device_id rpm_smd_clk_match_table[] = { >>>       { .compatible = "qcom,rpmcc-msm8916", .data = &rpm_clk_msm8916 }, >>>       { .compatible = "qcom,rpmcc-msm8974", .data = &rpm_clk_msm8974 }, >>>       { .compatible = "qcom,rpmcc-msm8996", .data = &rpm_clk_msm8996 }, >>> +    { .compatible = "qcom,rpmcc-msm8998", .data = &rpm_clk_msm8998 }, >>>       { .compatible = "qcom,rpmcc-qcs404",  .data = &rpm_clk_qcs404  }, >>>       { } >>>   }; >>> diff --git a/include/dt-bindings/clock/qcom,rpmcc.h >>> b/include/dt-bindings/clock/qcom,rpmcc.h >>> index 3658b0c..81dbd1f 100644 >>> --- a/include/dt-bindings/clock/qcom,rpmcc.h >>> +++ b/include/dt-bindings/clock/qcom,rpmcc.h >>> @@ -127,5 +127,11 @@ >>>   #define RPM_SMD_BIMC_GPU_A_CLK            77 >>>   #define RPM_SMD_QPIC_CLK            78 >>>   #define RPM_SMD_QPIC_CLK_A            79 >>> +#define RPM_SMD_BB_CLK3_PIN            80 >>> +#define RPM_SMD_BB_CLK3_A_PIN            81 >>> +#define RPM_SMD_RF_CLK3                82 >>> +#define RPM_SMD_RF_CLK3_A            83 >>> +#define RPM_SMD_RF_CLK3_PIN            84 >>> +#define RPM_SMD_RF_CLK3_A_PIN            85 >>>   #endif >>> >> >> What's the difference between RPM_SMD_LN_BB_CLK and RPM_SMD_BB_CLK1? >> >> $ git grep RPM_SMD_LN_BB_CLK >> arch/arm64/boot/dts/qcom/msm8996.dtsi:                  clocks = >> <&rpmcc RPM_SMD_LN_BB_CLK>, >> arch/arm64/boot/dts/qcom/msm8996.dtsi: >> <&rpmcc RPM_SMD_LN_BB_CLK>, >> drivers/clk/qcom/clk-smd-rpm.c: [RPM_SMD_LN_BB_CLK] = &msm8996_ln_bb_clk, >> drivers/clk/qcom/clk-smd-rpm.c: [RPM_SMD_LN_BB_CLK] = &qcs404_ln_bb_clk, >> include/dt-bindings/clock/qcom,rpmcc.h:#define >> RPM_SMD_LN_BB_CLK                        74 >> >> >> $ git grep 'RPM_SMD_BB_CLK1\>' >> Documentation/devicetree/bindings/sound/qcom,wcd9335.txt: >> <&rpmcc RPM_SMD_BB_CLK1>; >> drivers/clk/qcom/clk-smd-rpm.c: [RPM_SMD_BB_CLK1]               = >> &msm8916_bb_clk1, >> drivers/clk/qcom/clk-smd-rpm.c: [RPM_SMD_BB_CLK1] = &msm8996_bb_clk1, >> drivers/clk/qcom/clk-smd-rpm.c: [RPM_SMD_BB_CLK1] = &msm8998_bb_clk1, >> include/dt-bindings/clock/qcom,rpmcc.h:#define >> RPM_SMD_BB_CLK1                          10 >> >> >> Because the downstream kernel defines: >> >> DEFINE_CLK_RPM_SMD_XO_BUFFER(ln_bb_clk1, ln_bb_clk1_ao, LN_BB_CLK1_ID); >> DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(ln_bb_clk1_pin, ln_bb_clk1_pin_ao, >>                      LN_BB_CLK1_PIN_ID); >> DEFINE_CLK_RPM_SMD_XO_BUFFER(ln_bb_clk2, ln_bb_clk2_ao, LN_BB_CLK2_ID); >> DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(ln_bb_clk2_pin, ln_bb_clk2_pin_ao, >>                      LN_BB_CLK2_PIN_ID); >> DEFINE_CLK_RPM_SMD_XO_BUFFER(ln_bb_clk3, ln_bb_clk3_ao, LN_BB_CLK3_ID); >> DEFINE_CLK_RPM_SMD_XO_BUFFER_PINCTRL(ln_bb_clk3_pin, ln_bb_clk3_pin_ao, >>                      LN_BB_CLK3_PIN_ID); >> >>     CLK_LIST(ln_bb_clk1), >>     CLK_LIST(ln_bb_clk1_ao), >>     CLK_LIST(ln_bb_clk1_pin), >>     CLK_LIST(ln_bb_clk1_pin_ao), >>     CLK_LIST(ln_bb_clk2), >>     CLK_LIST(ln_bb_clk2_ao), >>     CLK_LIST(ln_bb_clk2_pin), >>     CLK_LIST(ln_bb_clk2_pin_ao), >>     CLK_LIST(ln_bb_clk3), >>     CLK_LIST(ln_bb_clk3_ao), >>     CLK_LIST(ln_bb_clk3_pin), >>     CLK_LIST(ln_bb_clk3_pin_ao), >> >> >> While your patch defines >> >> DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, bb_clk1, bb_clk1_a, 1); >> DEFINE_CLK_SMD_RPM_XO_BUFFER(msm8998, bb_clk2, bb_clk2_a, 2); >> DEFINE_CLK_SMD_RPM_XO_BUFFER_PINCTRL(msm8998, bb_clk3_pin, >> bb_clk3_a_pin, 3); >> >>     [RPM_SMD_BB_CLK1] = &msm8998_bb_clk1, >>     [RPM_SMD_BB_CLK1_A] = &msm8998_bb_clk1_a, >>     [RPM_SMD_BB_CLK2] = &msm8998_bb_clk2, >>     [RPM_SMD_BB_CLK2_A] = &msm8998_bb_clk2_a, >>     [RPM_SMD_BB_CLK3_PIN] = &msm8998_bb_clk3_pin, >>     [RPM_SMD_BB_CLK3_A_PIN] = &msm8998_bb_clk3_a_pin, >> > > Good question.  I don't know. > > The downstream ln_bb IDs correspond to the bb IDs used by upstream 8996, > where as the upstream 8996 ln_bb IDs are different.  The IDs seem to be > the important thing, where as the "name" seems to be fairly irrelevant > to the actual handling of the clock. > > I haven't yet found documentation other than the downstream code about > these clocks, so I chose to be consistent with 8996. I found some schematics, and they have "ln_bb", so I'll respin with that nomenclature after I have a look at your crash. > > Also, as a side note, I limited the list of clocks I enumerated to those > which the downstream driver defined, and were used when grepping the > downstream DT. > -- Jeffrey Hugo Qualcomm Datacenter Technologies as an affiliate of Qualcomm Technologies, Inc. Qualcomm Technologies, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project.