Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp3327236imu; Sun, 9 Dec 2018 23:35:47 -0800 (PST) X-Google-Smtp-Source: AFSGD/U6s9khDs8aIXiLwyyMpX/J3JDAPvf5YCt0g13CHi5Sx6bcRo2z618w1nJE/Nlvc02WazK2 X-Received: by 2002:a62:33c1:: with SMTP id z184mr11323383pfz.104.1544427347921; Sun, 09 Dec 2018 23:35:47 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544427347; cv=none; d=google.com; s=arc-20160816; b=nKmD4GV6YaFUIcgLvVAuI6sYdri0eU0D0Xcelvc5Miw5z40JmAcP9PLd4MOo1rEEky IgEaQ0WfgLG0L2ZBq62gxoirarNJ6t//nx02iHyN6AziLPT1HkpgPnikN5QbTi+ZlWJ9 bNV3L8145qgG3L2swXcdD4hu3C8jwrUBURCF4IPfM6N4Lx482bcUth5Cj/FRWIjxJvLS /JYaC1HdpqHTbjhy0t2WoPy1J1qUGoEZagAK3SSRRHsxlFEuZ+DuYlICwuJnR9rqMusX lHbFDWYggHktxWYwY5BLQcS7m8bmA3IWy7RaPVPfioX58xgIN9ZklES+PZbmiGCLEYMR 1zbw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=VZKiv0cHR5kukuYO/l21QoJAvipRP5V6PuDAsjUeb4s=; b=JFCV8iXIdXVVq/M3k15+dizESFPPbBh96DR+iwUNhMWTBMLxW+9hNjYbqOoSX36GKS l7vBf17QQ8wQpaVKnxDRXd1G0zedHQOeaHKVCUoLIT4cNxmvvfXkHLN96CZHQgsraMEP lC2mexbRfGA+6koXpv6fIVwpK9vf48OPjQKGhbbVp25leCreTMa9T+EUUEHhpsAsHHt5 0wq+XJ8WEgRujQoRNY3srWZ0WCYr991Ho/sFg4FRdwOn3qOwLeRJNqmCvug/6EHr2FBo IeLJitmVhUyRLqWir2QcLORlZv/N0JORvMc8jIyeD07OYhYqwHceMjjO60IPkjY5D9Vf iwug== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n24si8276772pgv.119.2018.12.09.23.35.32; Sun, 09 Dec 2018 23:35:47 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726236AbeLJHc4 (ORCPT + 99 others); Mon, 10 Dec 2018 02:32:56 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:24087 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726029AbeLJHc4 (ORCPT ); Mon, 10 Dec 2018 02:32:56 -0500 X-UUID: 8ef88177eb224210b3bc58ca81884f86-20181210 X-UUID: 8ef88177eb224210b3bc58ca81884f86-20181210 Received: from mtkexhb02.mediatek.inc [(172.21.101.103)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1330390238; Mon, 10 Dec 2018 15:32:52 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs03n1.mediatek.inc (172.21.101.181) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Mon, 10 Dec 2018 15:32:51 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Mon, 10 Dec 2018 15:32:51 +0800 From: Weiyi Lu To: Nicolas Boichat , Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , , Weiyi Lu , Owen Chen Subject: [PATCH v3 03/12] clk: mediatek: add configurable pcwibits and fmin to mtk_pll_data Date: Mon, 10 Dec 2018 15:32:31 +0800 Message-ID: <20181210073240.32278-5-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20181210073240.32278-1-weiyi.lu@mediatek.com> References: <20181210073240.32278-1-weiyi.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Owen Chen 1. pcwibits: The integer bits of pcw for plls is extend to 8 bits, add a variable to indicate this change and backward-compatible. 2. fmin: The pll freqency lower-bound is vary from 1GMhz to 1.5Ghz, add a variable to indicate platform-dependent. Signed-off-by: Owen Chen Signed-off-by: Weiyi Lu Acked-by: Sean Wang --- drivers/clk/mediatek/clk-mtk.h | 2 ++ drivers/clk/mediatek/clk-pll.c | 12 +++++++++--- 2 files changed, 11 insertions(+), 3 deletions(-) diff --git a/drivers/clk/mediatek/clk-mtk.h b/drivers/clk/mediatek/clk-mtk.h index f83c2bbb677e..11b5517903d0 100644 --- a/drivers/clk/mediatek/clk-mtk.h +++ b/drivers/clk/mediatek/clk-mtk.h @@ -214,8 +214,10 @@ struct mtk_pll_data { unsigned int flags; const struct clk_ops *ops; u32 rst_bar_mask; + unsigned long fmin; unsigned long fmax; int pcwbits; + int pcwibits; uint32_t pcw_reg; int pcw_shift; const struct mtk_pll_div_table *div_table; diff --git a/drivers/clk/mediatek/clk-pll.c b/drivers/clk/mediatek/clk-pll.c index f0ff5f535c7e..81400601f107 100644 --- a/drivers/clk/mediatek/clk-pll.c +++ b/drivers/clk/mediatek/clk-pll.c @@ -32,6 +32,8 @@ #define AUDPLL_TUNER_EN BIT(31) #define POSTDIV_MASK 0x7 + +/* default 7 bits integer, can be overridden with pcwibits. */ #define INTEGER_BITS 7 /* @@ -69,11 +71,13 @@ static unsigned long __mtk_pll_recalc_rate(struct mtk_clk_pll *pll, u32 fin, { int pcwbits = pll->data->pcwbits; int pcwfbits; + int ibits; u64 vco; u8 c = 0; /* The fractional part of the PLL divider. */ - pcwfbits = pcwbits > INTEGER_BITS ? pcwbits - INTEGER_BITS : 0; + ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS; + pcwfbits = pcwbits > ibits ? pcwbits - ibits : 0; vco = (u64)fin * pcw; @@ -167,9 +171,10 @@ static void mtk_pll_set_rate_regs(struct mtk_clk_pll *pll, u32 pcw, static void mtk_pll_calc_values(struct mtk_clk_pll *pll, u32 *pcw, u32 *postdiv, u32 freq, u32 fin) { - unsigned long fmin = 1000 * MHZ; + unsigned long fmin = pll->data->fmin ? pll->data->fmin : (1000 * MHZ); const struct mtk_pll_div_table *div_table = pll->data->div_table; u64 _pcw; + int ibits; u32 val; if (freq > pll->data->fmax) @@ -193,7 +198,8 @@ static void mtk_pll_calc_values(struct mtk_clk_pll *pll, u32 *pcw, u32 *postdiv, } /* _pcw = freq * postdiv / fin * 2^pcwfbits */ - _pcw = ((u64)freq << val) << (pll->data->pcwbits - INTEGER_BITS); + ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS; + _pcw = ((u64)freq << val) << (pll->data->pcwbits - ibits); do_div(_pcw, fin); *pcw = (u32)_pcw; -- 2.18.0