Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp3332569imu; Sun, 9 Dec 2018 23:44:34 -0800 (PST) X-Google-Smtp-Source: AFSGD/X4DzLNAJ7ePtl642QfoWalXPwQcz9bWhTpAuIbi+wHkmqWY8KpzXWPyEBXtRK3wQVXvz02 X-Received: by 2002:a17:902:b787:: with SMTP id e7mr11175304pls.246.1544427874132; Sun, 09 Dec 2018 23:44:34 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544427874; cv=none; d=google.com; s=arc-20160816; b=N4s/AqiQtzviOYhIp74rBEecOGShoQXY9fml3/PHpJjQNTeqVzxo0Z8Sbg8ytcJwQY e9XSCKsFvSF0XCie1tve97nqRA50dKBCczSTr/VYHG4kj82aR+S3EOLBlyjFunoZQ8lG /VM/mIs+U/m6ZDnXqA3aTlpZOUk65xAGragvE/fVHRgvgzNumOFlSuSV2aLCGnSz7Qx7 VTKJsdNE2SG1eqg9lelWAI4tQgznz4+xdkMGV1/7NBs7SD8BftURcCv7m0OLSp8mCm1J /LT2BXDZmpspxAfbvBOO/AfS0utcAN3x5DFGNq8+WgH0IKGsT7HXNJID0ifEa81iON6v Sukw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:message-id:date:subject:cc :to:from; bh=8dHOeEWGr9dm5mVF2icBibAOGVCWAdJAoVPrzfKaEMk=; b=IqXdJBYP+Nz2QIjTDz8dPrHQC1RffFTPddTHHfRFnZAWAT2OExPW4cpU85kkI6nEn4 s8y2vXVbuXJSZZqMLasLZKE+vRwLENLXH0SKhB240KEj4Ln7U52yVnXr9bi0wnHoJr4F xjgg5Fg/bAgBIaD4nIaKHftMT5j8SjvGOFb5U0eorkJxye43utlftVESlkZyWt3gjpDT lEV8l8xOIqXxMPxRF45GHqDSjsNocE6QtPcfBx7W9EE7r25qEBRKvsWWfpmicB/Jz/Mv A5hHd/ndoPAzdmmIISjFKZN7wj/2+pZaUVY48i4cNHKmofljvlsgz9JYKZRsdJAheUeF zrUw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 19si8873005pgp.186.2018.12.09.23.44.18; Sun, 09 Dec 2018 23:44:34 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726639AbeLJHdG (ORCPT + 99 others); Mon, 10 Dec 2018 02:33:06 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:12184 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726623AbeLJHdF (ORCPT ); Mon, 10 Dec 2018 02:33:05 -0500 X-UUID: def1d4cf5aaa4d3d943d03af442faa96-20181210 X-UUID: def1d4cf5aaa4d3d943d03af442faa96-20181210 Received: from mtkcas07.mediatek.inc [(172.21.101.84)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 175179261; Mon, 10 Dec 2018 15:32:53 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Mon, 10 Dec 2018 15:32:50 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Mon, 10 Dec 2018 15:32:50 +0800 From: Weiyi Lu To: Nicolas Boichat , Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , , Weiyi Lu Subject: [PATCH v3 00/11] Mediatek MT8183 clock and scpsys support Date: Mon, 10 Dec 2018 15:32:27 +0800 Message-ID: <20181210073240.32278-1-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: 98568D4BF0651C0872EA77837AECE0C26AA2FA95B139DE38A9752A878412378A2000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This series is based on v4.20-rc1 and most of changes are extracted from series below (clock/scpsys common changes for both MT8183 & MT6765) https://patchwork.kernel.org/patch/10528495/ (clock support of MT8183) https://patchwork.kernel.org/patch/10549891/ The whole series is composed of clock common changes for both MT8183 & MT6765 (PATCH 1-3), scpsys common changes for both MT8183 & MT6765 (PATCH 4), clock support of MT8183 (PATCH 5-8), scpsys support of MT8183 (PATCH 9-11) and resend a clock patch long time ago(PTACH 12). change sinve v2: - refine for implementation consistency of mtk clk mux. - separate the onoff API into enable/disable API for mtk scpsys. - resend a patch about PLL rate changing. changes since v1: - refine for better code quality. - some minor bug fix of clock part, like incorrect control address and missing clocks.