Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp3880653imu; Mon, 10 Dec 2018 09:15:10 -0800 (PST) X-Google-Smtp-Source: AFSGD/VwIPMAd1BHfUzfYPRcMw8QUt8jQxOSnRuwsuA6OHEJtofThxKm/1TbZBY/LGwycqDFJXBO X-Received: by 2002:a17:902:9a9:: with SMTP id 38mr12637821pln.204.1544462110495; Mon, 10 Dec 2018 09:15:10 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544462110; cv=none; d=google.com; s=arc-20160816; b=wH4FBNm9GH/wATGpfrqUyHs0ASmcgH7K94FJvWMNyfN24RdfgnoTW73VCERRBzRiU5 1e6VqdvrgNuQvb5/cMs6IGmvTxRKnksFF5Mj6OUgu2yEp4SGx+/VwSGVCidwePPa/10q hpC5fiSAvEK9ybyauxD1HCk7ptG9PXa2cW7f4mC4h5fj0yOQZQOjQXFpPgvgDYPa1QVr XGvb1JD32jv8re0EmcC0iqmEppmmVMnj2cd9WsnX/A9HUtzuvrVwNG43YI38iB4he7X1 LWlsjTjn9LL4nKlPaKg/Lgi99Fk3QrsIS18GFUbShLqZ37hEJXP1L6BZqg/qSJKinSW3 EKmw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=ByXfqiEtgb6DHY+32tsU32K7jaS+LLeF82KL09GE9xs=; b=Mw3ILRmX4oY7ocUhxIZ6neqyvATSoSy26ZK3tKuiwlSu5ZUEIGLgEn4Gx7l929hyuZ yxBGkUj8xWjve/IlpO7KZWGosKyulY/am5vb3Bg0gBmzUYCnVG+LWpBIrFw4Hs/sm5Cn 5ik/J6UYNrKoWAExZhvWIg78gNcxQoUjI3p/7J5l0m+MXwpi0j7bLMGAE+CBLcQZiLhp S0QWdRDa+A5i6DO95n6d8MHr3t7ecJT5Ym0UzdopQWDnQixytWYo2Vu+8v4KhJdW8qR8 jEqXzEBWa9w4JJOvdjAjFpMXkxT76lifG1YJKO3h/YRgpFEeS1QrsyKz9HD0ue9YQB7/ arXg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w7si10196189pgh.560.2018.12.10.09.14.23; Mon, 10 Dec 2018 09:15:10 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728504AbeLJQFN (ORCPT + 99 others); Mon, 10 Dec 2018 11:05:13 -0500 Received: from mail-sh2.amlogic.com ([58.32.228.45]:52645 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728482AbeLJQFL (ORCPT ); Mon, 10 Dec 2018 11:05:11 -0500 Received: from localhost.localdomain (10.18.11.217) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server id 15.0.1320.4; Tue, 11 Dec 2018 00:05:18 +0800 From: Jianxin Pan To: Jerome Brunet , Neil Armstrong CC: Yixun Lan , Jianxin Pan , Kevin Hilman , Carlo Caione , Michael Turquette , Stephen Boyd , Rob Herring , Miquel Raynal , Boris Brezillon , Martin Blumenstingl , Liang Yang , Jian Hu , Qiufang Dai , Hanjie Lin , Victor Wan , , , , Subject: [PATCH RESEND v7 2/4] clk: meson: add DT documentation for emmc clock controller Date: Tue, 11 Dec 2018 00:04:34 +0800 Message-ID: <1544457877-51301-3-git-send-email-jianxin.pan@amlogic.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1544457877-51301-1-git-send-email-jianxin.pan@amlogic.com> References: <1544457877-51301-1-git-send-email-jianxin.pan@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.18.11.217] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Yixun Lan Document the MMC sub clock controller driver, the potential consumer of this driver is MMC or NAND. Also add four clock bindings IDs which provided by this driver. Reviewed-by: Rob Herring Signed-off-by: Yixun Lan Signed-off-by: Jianxin Pan --- .../devicetree/bindings/clock/amlogic,mmc-clkc.txt | 39 ++++++++++++++++++++++ include/dt-bindings/clock/amlogic,mmc-clkc.h | 17 ++++++++++ 2 files changed, 56 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt create mode 100644 include/dt-bindings/clock/amlogic,mmc-clkc.h diff --git a/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt b/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt new file mode 100644 index 0000000..0f518e6 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt @@ -0,0 +1,39 @@ +* Amlogic MMC Sub Clock Controller Driver + +The Amlogic MMC clock controller generates and supplies clock to support +MMC and NAND controller + +Required Properties: + +- compatible: should be: + "amlogic,gx-mmc-clkc" + "amlogic,axg-mmc-clkc" + +- #clock-cells: should be 1. +- clocks: phandles to clocks corresponding to the clock-names property +- clock-names: list of parent clock names + - "clkin0", "clkin1" + +- reg: address of emmc sub clock register + +Example: Clock controller node: + +sd_mmc_c_clkc: clock-controller@7000 { + compatible = "amlogic,axg-mmc-clkc", "syscon"; + reg = <0x0 0x7000 0x0 0x4>; + #clock-cells = <1>; + + clock-names = "clkin0", "clkin1"; + clocks = <&clkc CLKID_SD_MMC_C_CLK0>, + <&clkc CLKID_FCLK_DIV2>; +}; + +sd_emmc_b_clkc: clock-controller@5000 { + compatible = "amlogic,axg-mmc-clkc", "syscon"; + reg = <0x0 0x5000 0x0 0x4>; + + #clock-cells = <1>; + clock-names = "clkin0", "clkin1"; + clocks = <&clkc CLKID_SD_EMMC_B_CLK0>, + <&clkc CLKID_FCLK_DIV2>; +}; diff --git a/include/dt-bindings/clock/amlogic,mmc-clkc.h b/include/dt-bindings/clock/amlogic,mmc-clkc.h new file mode 100644 index 0000000..162b949 --- /dev/null +++ b/include/dt-bindings/clock/amlogic,mmc-clkc.h @@ -0,0 +1,17 @@ +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ +/* + * Meson MMC sub clock tree IDs + * + * Copyright (c) 2018 Amlogic, Inc. All rights reserved. + * Author: Yixun Lan + */ + +#ifndef __MMC_CLKC_H +#define __MMC_CLKC_H + +#define CLKID_MMC_DIV 1 +#define CLKID_MMC_PHASE_CORE 2 +#define CLKID_MMC_PHASE_TX 3 +#define CLKID_MMC_PHASE_RX 4 + +#endif -- 1.9.1