Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp2059373imu; Wed, 12 Dec 2018 08:51:08 -0800 (PST) X-Google-Smtp-Source: AFSGD/XfeyEhrmcdl3NDrIYMtaVLkZp9xfSr3TgYzuBY1IImlSdBnyoTCicwq4Y4HWU19Xxv9X6u X-Received: by 2002:a62:15c3:: with SMTP id 186mr21614897pfv.240.1544633468340; Wed, 12 Dec 2018 08:51:08 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544633468; cv=none; d=google.com; s=arc-20160816; b=rPu2swDAPyM39wZZKVaYMR6/vngv3VXZqtPcFe1fDDFaHyhQCQANrfRaIbZI3dnne3 4m2ysicG45o48Sbe3e4GaxFmrteeDdl7XF4Wlbud4lm7bb2XQ1feClCqsnuIlglkR+qo 18UOgz6ugac6PvaJsXG+i3zvZxkyA5Awhb8Ym2dkA/ImH72dZH8IBYpmWP5blGh9OCRy GXyzmH+TcCMQOCbGuBHjseu44kEuRrlEcHih76YxH43APxbtOfxzCWLh3yBRcg4ld5ND Kihvcq32ZtL1zwOOiiPy5tuyWMmBynXsy2lTcnZicGjKZHleOin2goHJR39ayk/VCyNs w8xA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=3+5B6RbGry02QZgq7q7Bq6k/lmanljs6I3NItZmpAss=; b=ob9+Cl3QKp02FuDllXIv0yzSB+AbpQjk/rDVoE7r4/56U6NKbT74l4MLcdN24554Lt sijg6IjohNvhiFFgHNSsxR1UO0oEmd6DXAf06JNGtqBBG0+I2BUTypnJw5PADDjMLnZa vRr41Thsn4CI/CME8Z5svr9V9zCZJPkpzUq+3hGdqqxwMHDJIHEmQsgF39xClIfatmBz naUIIv5e3gwTIQ84l9h8lK3YsmA6zjgUYflXXYktjQUMr4rvNs743QE65EWcgB9wC6kt Z7osUJkT1RCcRdyRkR03Ua0903DvPze6CTLmh9y0OwBjEgziav6cQBSmn0Q/iv246Dlz ZisA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b24si14500185pgi.308.2018.12.12.08.50.53; Wed, 12 Dec 2018 08:51:08 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728080AbeLLQt1 (ORCPT + 99 others); Wed, 12 Dec 2018 11:49:27 -0500 Received: from foss.arm.com ([217.140.101.70]:44604 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728055AbeLLQsQ (ORCPT ); Wed, 12 Dec 2018 11:48:16 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 9F38C15BF; Wed, 12 Dec 2018 08:48:15 -0800 (PST) Received: from e112298-lin.cambridge.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.72.51.249]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id D2F903F575; Wed, 12 Dec 2018 08:48:13 -0800 (PST) From: Julien Thierry To: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org, daniel.thompson@linaro.org, joel@joelfernandes.org, marc.zyngier@arm.com, christoffer.dall@arm.com, james.morse@arm.com, catalin.marinas@arm.com, will.deacon@arm.com, mark.rutland@arm.com, Julien Thierry Subject: [PATCH v7 12/25] arm64: daifflags: Include PMR in daifflags restore operations Date: Wed, 12 Dec 2018 16:47:12 +0000 Message-Id: <1544633245-6036-13-git-send-email-julien.thierry@arm.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1544633245-6036-1-git-send-email-julien.thierry@arm.com> References: <1544633245-6036-1-git-send-email-julien.thierry@arm.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The addition of PMR should not bypass the semantics of daifflags. When DA_F are set, I bit is also set as no interrupts (even of higher priority) is allowed. When DA_F are cleared, I bit is cleared and interrupt enabling/disabling goes through ICC_PMR_EL1. Signed-off-by: Julien Thierry Cc: Catalin Marinas Cc: Will Deacon Cc: James Morse --- arch/arm64/include/asm/daifflags.h | 31 +++++++++++++++++++++++++++---- 1 file changed, 27 insertions(+), 4 deletions(-) diff --git a/arch/arm64/include/asm/daifflags.h b/arch/arm64/include/asm/daifflags.h index 546bc39..1fd390e 100644 --- a/arch/arm64/include/asm/daifflags.h +++ b/arch/arm64/include/asm/daifflags.h @@ -18,6 +18,8 @@ #include +#include + #define DAIF_PROCCTX 0 #define DAIF_PROCCTX_NOIRQ PSR_I_BIT @@ -36,7 +38,13 @@ static inline unsigned long local_daif_save(void) { unsigned long flags; - flags = arch_local_save_flags(); + flags = read_sysreg(daif); + + if (system_uses_irq_prio_masking()) { + /* If IRQs are masked with PMR, reflect it in the flags */ + if (read_sysreg_s(SYS_ICC_PMR_EL1) <= GIC_PRIO_IRQOFF) + flags |= PSR_I_BIT; + } local_daif_mask(); @@ -45,12 +53,27 @@ static inline unsigned long local_daif_save(void) static inline void local_daif_restore(unsigned long flags) { - if (!arch_irqs_disabled_flags(flags)) + bool irq_disabled = flags & PSR_I_BIT; + + if (!irq_disabled) { trace_hardirqs_on(); - arch_local_irq_restore(flags); + if (system_uses_irq_prio_masking()) + arch_local_irq_enable(); + } else if (!(flags & PSR_A_BIT)) { + /* + * If interrupts are disabled but we can take + * asynchronous errors, we can take NMIs + */ + if (system_uses_irq_prio_masking()) { + flags &= ~PSR_I_BIT; + arch_local_irq_disable(); + } + } + + write_sysreg(flags, daif); - if (arch_irqs_disabled_flags(flags)) + if (irq_disabled) trace_hardirqs_off(); } -- 1.9.1