Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp394481imu; Wed, 12 Dec 2018 19:40:39 -0800 (PST) X-Google-Smtp-Source: AFSGD/UWTS/q1FEacX23zCenhBdhOfMOFJjrNreOHFS17e6m2Q0fZEgqfFN2xT9RzbeD7oOizgY8 X-Received: by 2002:a62:5fc4:: with SMTP id t187mr7214081pfb.66.1544672439131; Wed, 12 Dec 2018 19:40:39 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544672439; cv=none; d=google.com; s=arc-20160816; b=IyN/S38ZABANw0XUalRxqJiyHy/fBTh5iqroAAJZFFfjCBxrDlv5+XxkmAmf4kFJfL ZMgUTKfZo7U/g7xPKYGcpABlNIVhLmcZhzxmrhgpTVvG8ienoRTThFktTERX0Y/9phgV 6HAyAjIBMcci59Z65Vw7EYpIRKpDwJpahU2b7INrAjCmTvkt4Qmkia4mflkgNqQ4YPjZ 75ffzGg2gzH1H4ktQGO9X2/4klGWjPvaUbT+kc9qYhxTviJTA7BKhtHiisuZOGiImgS5 aIToD47xnAikzcsQWQtHjXUDipFSEV+aCoS9Luka+xbsHyxATAhkbQw/OTANX1JmLVqT K2pQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:content-transfer-encoding :references:in-reply-to:date:cc:to:from:subject:message-id; bh=A9AAV0qEu5EpV53SOnNCMeO5kGQOEBP66tzPlwVMeXQ=; b=P145xACw+Dmk7q7gGFWt01pwoSU0li6YV7e/6OjdktWLRv3s+vj2RVfe//mCguVK+P cQ4+cU00eGSvFYxKZjmySzuHByoNIPMhpjz575u7EpZxXfShgc2oflq9cmSA0bnzqPIm zcyEsTMwI+mcXaplkGj6CvZ9Q4DaM9UK3+pVHYkeup49reE3abfJatRekVfSOnbtgfji 92WupAwhCRwpH3USiRYK1MowyC77lA6KHA7/qB5XcOsMA5W0fxYwsmkPUZ0Q/BVfmrqo 0nQpxaGH3/7o3DM3vzKoOs/9wRWTU3MlmnIS08yMyt6I605AXD0o0OYfsLe0nmmGMyc3 tAUQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id s11si570087pgk.344.2018.12.12.19.40.14; Wed, 12 Dec 2018 19:40:39 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726670AbeLMDjY (ORCPT + 99 others); Wed, 12 Dec 2018 22:39:24 -0500 Received: from Mailgw01.mediatek.com ([1.203.163.78]:41547 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726298AbeLMDjY (ORCPT ); Wed, 12 Dec 2018 22:39:24 -0500 X-UUID: c892295cf96d4f7fb7d669c2537ff3c8-20181213 X-UUID: c892295cf96d4f7fb7d669c2537ff3c8-20181213 Received: from mtkcas35.mediatek.inc [(172.27.4.250)] by mailgw01.mediatek.com (envelope-from ) (mailgw01.mediatek.com ESMTP with TLS) with ESMTP id 629260881; Thu, 13 Dec 2018 11:39:21 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by MTKMBS31N2.mediatek.inc (172.27.4.87) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Thu, 13 Dec 2018 11:39:18 +0800 Received: from [172.21.77.33] (172.21.77.33) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Thu, 13 Dec 2018 11:39:16 +0800 Message-ID: <1544672356.26338.4.camel@mtkswgap22> Subject: Re: [PATCH 2/2] PCI: mediatek: Add controller support for MT7629 From: Ryder Lee To: Jianjun Wang CC: , , , , , , , , , , , Date: Thu, 13 Dec 2018 11:39:16 +0800 In-Reply-To: <1544058553-10936-3-git-send-email-jianjun.wang@mediatek.com> References: <1544058553-10936-1-git-send-email-jianjun.wang@mediatek.com> <1544058553-10936-3-git-send-email-jianjun.wang@mediatek.com> Content-Type: text/plain; charset="UTF-8" X-Mailer: Evolution 3.2.3-0ubuntu6 Content-Transfer-Encoding: 7bit MIME-Version: 1.0 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, On Thu, 2018-12-06 at 09:09 +0800, Jianjun Wang wrote: > MT7629 is an arm platform SoC which has the same PCIe IP with MT7622. > > The read value of BAR0 is 0xffff_ffff, it's size will be calculated as 4GB > in arm64 but bogus alignment values at arm32, the pcie device and devices > behind this bridge will not be enabled. Fix it's BAR0 resource size to > guarantee the pcie devices will be enabled correctly. > > The HW default value of its device id is invalid, fix it's device id to > match the hardware implementation. > > Signed-off-by: Jianjun Wang > --- > drivers/pci/controller/pcie-mediatek.c | 26 ++++++++++++++++++++++++++ > include/linux/pci_ids.h | 1 + > 2 files changed, 27 insertions(+) > > diff --git a/drivers/pci/controller/pcie-mediatek.c b/drivers/pci/controller/pcie-mediatek.c > index d20cf461ba00..f8937cc3c87c 100644 > --- a/drivers/pci/controller/pcie-mediatek.c > +++ b/drivers/pci/controller/pcie-mediatek.c > @@ -73,6 +73,7 @@ > #define PCIE_MSI_VECTOR 0x0c0 > > #define PCIE_CONF_VEND_ID 0x100 > +#define PCIE_CONF_DEVICE_ID 0x102 > #define PCIE_CONF_CLASS_ID 0x106 > > #define PCIE_INT_MASK 0x420 > @@ -135,12 +136,14 @@ struct mtk_pcie_port; > /** > * struct mtk_pcie_soc - differentiate between host generations > * @need_fix_class_id: whether this host's class ID needed to be fixed or not > + * @need_fix_device_id: whether this host's device ID needed to be fixed or not > * @ops: pointer to configuration access functions > * @startup: pointer to controller setting functions > * @setup_irq: pointer to initialize IRQ functions > */ > struct mtk_pcie_soc { > bool need_fix_class_id; > + bool need_fix_device_id; > struct pci_ops *ops; > int (*startup)(struct mtk_pcie_port *port); > int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node); > @@ -692,6 +695,11 @@ static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port) > writew(val, port->base + PCIE_CONF_CLASS_ID); > } > > + if (soc->need_fix_device_id) { > + val = PCI_DEVICE_ID_MEDIATEK_7629; Could we have a generic way to fix it? It's better not to add SoC specific settings in shared function. > + writew(val, port->base + PCIE_CONF_DEVICE_ID); > + } > + > /* 100ms timeout value should be enough for Gen1/2 training */ > err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val, > !!(val & PCIE_PORT_LINKUP_V2), 20, > @@ -1238,11 +1246,29 @@ static const struct mtk_pcie_soc mtk_pcie_soc_mt7622 = { > .setup_irq = mtk_pcie_setup_irq, > }; > > +static const struct mtk_pcie_soc mtk_pcie_soc_mt7629 = { > + .need_fix_class_id = true, > + .need_fix_device_id = true, > + .ops = &mtk_pcie_ops_v2, > + .startup = mtk_pcie_startup_port_v2, > + .setup_irq = mtk_pcie_setup_irq, > +}; > + > +static void mtk_fixup_bar_size(struct pci_dev *dev) > +{ > + struct resource *dev_res = &dev->resource[0]; > + /* 32bit resource length will calculate size to 0, set it smaller */ > + dev_res->end = 0xfffffffe; > +} > +DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MEDIATEK, PCI_DEVICE_ID_MEDIATEK_7629, > + mtk_fixup_bar_size); > + > static const struct of_device_id mtk_pcie_ids[] = { > { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 }, > { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 }, > { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_mt2712 }, > { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_mt7622 }, > + { .compatible = "mediatek,mt7629-pcie", .data = &mtk_pcie_soc_mt7629 }, > {}, > }; > > diff --git a/include/linux/pci_ids.h b/include/linux/pci_ids.h > index 69f0abe1ba1a..77b278bac3a8 100644 > --- a/include/linux/pci_ids.h > +++ b/include/linux/pci_ids.h > @@ -2126,6 +2126,7 @@ > #define PCI_VENDOR_ID_MYRICOM 0x14c1 > > #define PCI_VENDOR_ID_MEDIATEK 0x14c3 > +#define PCI_DEVICE_ID_MEDIATEK_7629 0x7629 > > #define PCI_VENDOR_ID_TITAN 0x14D2 > #define PCI_DEVICE_ID_TITAN_010L 0x8001