Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp1554589imu; Thu, 13 Dec 2018 18:05:49 -0800 (PST) X-Google-Smtp-Source: AFSGD/UlcwL0rwTc4WBaWVQMWVgfawGuPbsKh3D8TLoK62Y7LxG5Q/Qlaz81/FC7OxBFfwkRuK3d X-Received: by 2002:a62:cdd:: with SMTP id 90mr1064170pfm.219.1544753149906; Thu, 13 Dec 2018 18:05:49 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544753149; cv=none; d=google.com; s=arc-20160816; b=NkHOCPmayp0ByuhPVGVvLhZk2HC4SZY93uqtGd6XtDLjxDfHYjO+YdIKT+MAyLGlMP eLYxpn0I5PDB8puPcthxwK9GaMnAx9zBKrduBUfYU8ha3Ffu+b51y8qZdWobOYE01Hww 0elcBufZXc1m3oHErwywBxTj7E4+QqKMY2nhG49KjJRvDIWxumNxeGhonAP6xm4+9sOU h6Z24UNA8tS4Ja6knGlETTgRE3HNdrpYAWusEpZiAGIdeiCqjsx/xe1rNyh62gl13I7j iNYnB2L/pFKmpW3dFMdg9lZQt5lWSd4QdBu5UkdBkXCvvE5hG2x8HDa4JGMtz4XMP5mi OMiw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=SbQtbgEgKJjYXsvgHAr9mLN7mACnmbpnmVjVaU+MndQ=; b=FC0oKbIv9TwWMCP43fYQpmHnXRiYIBEY1B55Sc3KTOogOD+F7y4yuz1qNkUusDPDNn TtuYZ/qiO3BRQwSUy4MxW4bFSnlO15t7HiuK4KOvTHbKwm2QtYzMUquUCxkjB9qev45d MUOopS/EAwQS8yJKjI5q6Gkp63b7jg9aIemfy/AkJrWrDM+Rcwdp1B84LrGb6YetmEgK VvDVbf68waWCCmCa7rAcmFe9GHDC0WtpdVhZvHtoQnKDvWcuiiHlPR9oLzmpB3XUkP1h F/Qg1vz98GgG0pHqJI4u6vlh5D7Lg9MptiVUhNfuM2uve8ITJ90NskTAGUjfZTB8YCJ0 Lerw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b6si2772998pgd.292.2018.12.13.18.05.32; Thu, 13 Dec 2018 18:05:49 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728938AbeLNCEg (ORCPT + 99 others); Thu, 13 Dec 2018 21:04:36 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:49087 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1727901AbeLNCEf (ORCPT ); Thu, 13 Dec 2018 21:04:35 -0500 X-UUID: be1ddd17aeda42feaabcf474277c118c-20181214 X-UUID: be1ddd17aeda42feaabcf474277c118c-20181214 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 532484311; Fri, 14 Dec 2018 10:04:20 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs01n1.mediatek.inc (172.21.101.68) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Fri, 14 Dec 2018 10:04:19 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Fri, 14 Dec 2018 10:04:18 +0800 From: Weiyi Lu To: Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , , Weiyi Lu Subject: [resend PATCH v1 1/2] dt-bindings: clock: add clock for MT2712 Date: Fri, 14 Dec 2018 10:04:16 +0800 Message-ID: <20181214020417.2871-3-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20181214020417.2871-1-weiyi.lu@mediatek.com> References: <20181214020417.2871-1-weiyi.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add new clock according to 3rd ECO design change. It's the parent clock of audio clock mux. Signed-off-by: Weiyi Lu --- include/dt-bindings/clock/mt2712-clk.h | 3 ++- 1 file changed, 2 insertions(+), 1 deletion(-) diff --git a/include/dt-bindings/clock/mt2712-clk.h b/include/dt-bindings/clock/mt2712-clk.h index 76265836a1e1..c3b29dff9c0e 100644 --- a/include/dt-bindings/clock/mt2712-clk.h +++ b/include/dt-bindings/clock/mt2712-clk.h @@ -228,7 +228,8 @@ #define CLK_TOP_NFI2X_EN 189 #define CLK_TOP_NFIECC_EN 190 #define CLK_TOP_NFI1X_CK_EN 191 -#define CLK_TOP_NR_CLK 192 +#define CLK_TOP_APLL2_D3 192 +#define CLK_TOP_NR_CLK 193 /* INFRACFG */ -- 2.18.0