Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp1635447imu; Thu, 13 Dec 2018 20:12:18 -0800 (PST) X-Google-Smtp-Source: AFSGD/ULotiIyDI3dcIU2D685QDL4C7F+w9AUbttqmbHtI/Z49EPx6rkhdgMovY3TmCvsr00VL3f X-Received: by 2002:a65:5286:: with SMTP id y6mr1361758pgp.439.1544760738357; Thu, 13 Dec 2018 20:12:18 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1544760738; cv=none; d=google.com; s=arc-20160816; b=vkiNYCFo72iXBabB+pEYWOgadZvtBwgp4XBQKPl43jCR+tp+n3pbvXwmRwOEYhGIKW k2cMJGaDvP4Yot4yOUUURdfcr2i+p0/0PWLOzWfaO1Ql0ArcTuUnbinYbTPkceT1WACI qKWl+Og8CxDiBvgBZR9/mY4EBRbrgXzJIX329QjmdOAYn8NfCzPyZkD00JA3nqVYq5pf bZloWIUbmmClNE1fliJH1YF2ILWBi2CrGPko3MBbq/UaGRAfNuZr1reiKvYOA6Evbg5z QtSyPdsokJjW8slg94kCVaTFTHxaVeXxhNdxs/GoppZbzvEkhfbB5sYFjoW2It8uaZ2I 7NxQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature; bh=Ranx1C9koMAZuL2SJm8nNvrrZyis7KZIkx6T79Je7qE=; b=fiAdlXi5jpfM9RPrMUdg8aLcvdsfN+hxvnFY4ucetEDgRsWyeApue899xHL9SOQV28 /BCbwSeanzdYy32L+OCIOwYTXn98pmQgIyPwtvKXRgBHE4kKqnNXk1YUgSUPogW1U8Mu d/txVlmaoPkafOFA91gzl6ZhxG1ggJ1NAszgHaa2b9YwMV7keEN0Oo1a6/VrDSPtmSHR jSSRfR70eIPpoMwiydt7oysARKVSUuo1sGpE93PGYMOWuqC9mmin7C74wK1KiHfmx2MH cqgunSlft8QVqrtsKfB56GA7DWXRXv7sXp64V4FIAx7Cerb6CtLUMSfRYCbzlzSizGaO gUTA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=gJhNfsxf; dkim=pass header.i=@codeaurora.org header.s=default header.b=gtUhzoEN; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d12si1290940pln.340.2018.12.13.20.12.03; Thu, 13 Dec 2018 20:12:18 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=gJhNfsxf; dkim=pass header.i=@codeaurora.org header.s=default header.b=gtUhzoEN; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727294AbeLNEKp (ORCPT + 99 others); Thu, 13 Dec 2018 23:10:45 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:50118 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726437AbeLNEKp (ORCPT ); Thu, 13 Dec 2018 23:10:45 -0500 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id DD73460860; Fri, 14 Dec 2018 04:10:43 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1544760643; bh=B662hhfWyCq/aToZy3SZ6+xJsnGI9jqk2U0kHRHBZjc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=gJhNfsxf3emNmP/if1sVI/iOQB9mb/kNBenV+CNA+g+RG3avE8MvQj4YcBHT9DtIH YnyAvrhXJO3G/s/nAlf7mrAwd+oU14M9qqCxQaGCr/OKQwMuH9F5qJBqk7U+tY4TIf cyy3W+CJ0gsNIKFVr5RCAiYxLsX7rrhRylWdbnlM= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.7 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_INVALID,DKIM_SIGNED,T_MIXED_ES autolearn=no autolearn_force=no version=3.4.0 Received: from tdas-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: tdas@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id DBE936084F; Fri, 14 Dec 2018 04:10:38 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1544760642; bh=B662hhfWyCq/aToZy3SZ6+xJsnGI9jqk2U0kHRHBZjc=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=gtUhzoENU0juAJRO5vJe1rzUi/6+gowR60gNRxsNP9i6pM+Jde9DmSoFlq9ctIQNe eA9tQu3SqA8wnViec6QJv5FLkx4uG8VLfIDjFWXaw94lhcVazf/4wrR1j+hPRW6l8p OKI4AtE4NX3a6J5ldkwOw+OICZpvgzpXKMmJUGH8= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org DBE936084F Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=tdas@codeaurora.org From: Taniya Das To: "Rafael J. Wysocki" , Viresh Kumar , linux-kernel@vger.kernel.org, linux-pm@vger.kernel.org, Stephen Boyd Cc: Rajendra Nayak , devicetree@vger.kernel.org, robh@kernel.org, skannan@codeaurora.org, linux-arm-msm@vger.kernel.org, evgreen@google.com, Matthias Kaehlcke , Taniya Das Subject: [PATCH v13 1/2] dt-bindings: cpufreq: Introduce QCOM CPUFREQ Firmware bindings Date: Fri, 14 Dec 2018 09:40:23 +0530 Message-Id: <1544760624-12874-2-git-send-email-tdas@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1544760624-12874-1-git-send-email-tdas@codeaurora.org> References: <1544760624-12874-1-git-send-email-tdas@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add QCOM cpufreq firmware device bindings for Qualcomm Technology Inc's SoCs. This is required for managing the cpu frequency transitions which are controlled by the hardware engine. Signed-off-by: Taniya Das --- .../bindings/cpufreq/cpufreq-qcom-hw.txt | 172 +++++++++++++++++++++ 1 file changed, 172 insertions(+) create mode 100644 Documentation/devicetree/bindings/cpufreq/cpufreq-qcom-hw.txt diff --git a/Documentation/devicetree/bindings/cpufreq/cpufreq-qcom-hw.txt b/Documentation/devicetree/bindings/cpufreq/cpufreq-qcom-hw.txt new file mode 100644 index 0000000..33856947 --- /dev/null +++ b/Documentation/devicetree/bindings/cpufreq/cpufreq-qcom-hw.txt @@ -0,0 +1,172 @@ +Qualcomm Technologies, Inc. CPUFREQ Bindings + +CPUFREQ HW is a hardware engine used by some Qualcomm Technologies, Inc. (QTI) +SoCs to manage frequency in hardware. It is capable of controlling frequency +for multiple clusters. + +Properties: +- compatible + Usage: required + Value type: + Definition: must be "qcom,cpufreq-hw". + +- clocks + Usage: required + Value type: From common clock binding. + Definition: clock handle for XO clock and GPLL0 clock. + +- clock-names + Usage: required + Value type: From common clock binding. + Definition: must be "xo", "alternate". + +- reg + Usage: required + Value type: + Definition: Addresses and sizes for the memory of the HW bases in + each frequency domain. +- reg-names + Usage: Optional + Value type: + Definition: Frequency domain name i.e. + "freq-domain0", "freq-domain1". + +- #freq-domain-cells: + Usage: required. + Definition: Number of cells in a freqency domain specifier. + +* Property qcom,freq-domain +Devices supporting freq-domain must set their "qcom,freq-domain" property with +phandle to a cpufreq_hw followed by the Domain ID(0/1) in the CPU DT node. + + +Example: + +Example 1: Dual-cluster, Quad-core per cluster. CPUs within a cluster switch +DCVS state together. + +/ { + cpus { + #address-cells = <2>; + #size-cells = <0>; + + CPU0: cpu@0 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x0>; + enable-method = "psci"; + next-level-cache = <&L2_0>; + qcom,freq-domain = <&cpufreq_hw 0>; + L2_0: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + L3_0: l3-cache { + compatible = "cache"; + }; + }; + }; + + CPU1: cpu@100 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x100>; + enable-method = "psci"; + next-level-cache = <&L2_100>; + qcom,freq-domain = <&cpufreq_hw 0>; + L2_100: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU2: cpu@200 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x200>; + enable-method = "psci"; + next-level-cache = <&L2_200>; + qcom,freq-domain = <&cpufreq_hw 0>; + L2_200: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU3: cpu@300 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x300>; + enable-method = "psci"; + next-level-cache = <&L2_300>; + qcom,freq-domain = <&cpufreq_hw 0>; + L2_300: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU4: cpu@400 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x400>; + enable-method = "psci"; + next-level-cache = <&L2_400>; + qcom,freq-domain = <&cpufreq_hw 1>; + L2_400: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU5: cpu@500 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x500>; + enable-method = "psci"; + next-level-cache = <&L2_500>; + qcom,freq-domain = <&cpufreq_hw 1>; + L2_500: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU6: cpu@600 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x600>; + enable-method = "psci"; + next-level-cache = <&L2_600>; + qcom,freq-domain = <&cpufreq_hw 1>; + L2_600: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + + CPU7: cpu@700 { + device_type = "cpu"; + compatible = "qcom,kryo385"; + reg = <0x0 0x700>; + enable-method = "psci"; + next-level-cache = <&L2_700>; + qcom,freq-domain = <&cpufreq_hw 1>; + L2_700: l2-cache { + compatible = "cache"; + next-level-cache = <&L3_0>; + }; + }; + }; + + soc { + cpufreq_hw: cpufreq@17d43000 { + compatible = "qcom,cpufreq-hw"; + reg = <0x17d43000 0x1400>, <0x17d45800 0x1400>; + reg-names = "freq-domain0", "freq-domain1"; + + clocks = <&rpmhcc RPMH_CXO_CLK>, <&gcc GPLL0>; + clock-names = "xo", "alternate"; + + #freq-domain-cells = <1>; + }; +} -- Qualcomm INDIA, on behalf of Qualcomm Innovation Center, Inc.is a member of the Code Aurora Forum, hosted by the Linux Foundation.