Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp3351815imu; Mon, 17 Dec 2018 18:43:43 -0800 (PST) X-Google-Smtp-Source: AFSGD/VvOQ5Ndn/p3juB/VggduNpygJrKYRniDjQqb+BhJw0XizC/zfRyRlNISsS+KVputqNrj7s X-Received: by 2002:a62:670f:: with SMTP id b15mr14979356pfc.212.1545101023870; Mon, 17 Dec 2018 18:43:43 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1545101023; cv=none; d=google.com; s=arc-20160816; b=v/zmNKLNtZoxy2SnP4cbkGFqu2DgPpdmWQUkb23v2jzFOzVaCGdQRB9vbI4+2CrWt0 mlXB3FZllHSFYCLV6d1aBqbtkgEzvmTDDahSKeRWMbSUvQ9Gqcrw7ck6z6ZmdK2RaCLK /iof5NIfJ4WA5LD7fFrYwV63XmrKbrNw9SBX0AYu9uG01U0osov2murqeAGNconShdZa pwkznx4tL4k90vjBhhECG1bcY6H+DAx8lNdZKnBYx1osk/MsueB0XzMkYlpzIgRDJ9C0 gJGoHmD4V4QiciIV55NfE5dct/e4geb1tn1lrVgmwOcL97INKNiMeHQMizPYaWYHC+UC cBuw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=LWLEHspKHImczH0FCGFkfzux3l+FBeb93yLWM8jNhZk=; b=Du9BmWd2zjGlG4FxOl/UI9VKsyLKjHVm+Shahakm8h79/zaS8DxqKjDQEml7DjIqZy pVIH4H9gqKq6/m6mq/MYmJLAneULuwf7T0Ju+uwZnUqRi7Zx7xhQjByyH8XzsDx442TR D3IuY/9C/yXLW9Q+z42QbjNXSC36yJkSXMkEOQHXcrJ8Cb0MlCcyl/DBgVPND3GnuSnm ZtZrZCneutg4P5HfnGnBPrccf6py1oEfEU2LQizXKUujQCSwXuSKUyul6mIkJ7zqm5Zj LZoXSL/dDvWpqrGyksox3SRcihlTtD+m5jYGeMFPkNL7jggzlElMfM41K/qWR9MGbY5S oQPA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g1si12139957pgu.149.2018.12.17.18.43.26; Mon, 17 Dec 2018 18:43:43 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726540AbeLRCmf (ORCPT + 99 others); Mon, 17 Dec 2018 21:42:35 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:10015 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1726301AbeLRCmd (ORCPT ); Mon, 17 Dec 2018 21:42:33 -0500 X-UUID: 28ad668f78264d83a0b04bfc54222e9c-20181218 X-UUID: 28ad668f78264d83a0b04bfc54222e9c-20181218 Received: from mtkcas06.mediatek.inc [(172.21.101.30)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1027768327; Tue, 18 Dec 2018 10:42:29 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 18 Dec 2018 10:42:27 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 18 Dec 2018 10:42:26 +0800 From: Biao Huang To: , CC: , , , , , , , , , , , , , Subject: [PATCH 1/2] dt-binding: mediatek-dwmac: add binding document for MediaTek MT2712 DWMAC Date: Tue, 18 Dec 2018 10:42:16 +0800 Message-ID: <1545100937-16093-2-git-send-email-biao.huang@mediatek.com> X-Mailer: git-send-email 1.7.9.5 In-Reply-To: <1545100937-16093-1-git-send-email-biao.huang@mediatek.com> References: <1545100937-16093-1-git-send-email-biao.huang@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: 7B8D261EC96FC0899EFE6A64779041C6E1BE97EFEAAFA524AA0318BD886D11442000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org The commit adds the device tree binding documentation for the MediaTek DWMAC found on MediaTek MT2712. Signed-off-by: Biao Huang --- .../devicetree/bindings/net/mediatek-dwmac.txt | 78 ++++++++++++++++++++ 1 file changed, 78 insertions(+) create mode 100644 Documentation/devicetree/bindings/net/mediatek-dwmac.txt diff --git a/Documentation/devicetree/bindings/net/mediatek-dwmac.txt b/Documentation/devicetree/bindings/net/mediatek-dwmac.txt new file mode 100644 index 0000000..9071063 --- /dev/null +++ b/Documentation/devicetree/bindings/net/mediatek-dwmac.txt @@ -0,0 +1,78 @@ +MediaTek DWMAC glue layer controller + +This file documents platform glue layer for stmmac. +Please see stmmac.txt for the other unchanged properties. + +The device node has following properties. + +Required properties: +- compatible: Should be "mediatek,mt2712-gmac" for MT2712 SoC +- reg: Address and length of the register set for the device +- interrupts: Should contain the MAC interrupts +- interrupt-names: Should contain a list of interrupt names corresponding to + the interrupts in the interrupts property, if available. + Should be "macirq" for the main MAC IRQ +- clocks: Must contain a phandle for each entry in clock-names. +- clock-names: The name of the clock listed in the clocks property. These are + "axi", "apb", "mac_main", "ptp_ref" for MT2712 SoC +- mac-address: See ethernet.txt in the same directory +- phy-mode: See ethernet.txt in the same directory +- mediatek,pericfg: A phandle to the syscon node that control ethernet + interface and timing delay. + +Optional properties: +- mediatek,tx-delay-ps: TX clock delay macro value. Default is 0. + It should be defined for rgmii/rgmii-rxid/mii interface. +- mediatek,rx-delay-ps: RX clock delay macro value. Default is 0. + It should be defined for rgmii/rgmii-txid/mii/rmii interface. +Both delay properties need to be a multiple of 170 for rgmii interface, +or will round down. Range 0~31*170. +Both delay properties need to be a multiple of 550 for mii/rmii interface, +or will round down. Range 0~31*550. + +- mediatek,rmii-rxc: boolean property, if present indicates that the rmii + reference clock, which is from external PHYs, is connected to RXC pin + on MT2712 SoC. + Otherwise, is connected to TXC pin. +- mediatek,txc-inverse: boolean property, if present indicates that + 1. tx clock will be inversed in mii/rgmii case, + 2. tx clock inside MAC will be inversed relative to reference clock + which is from external PHYs in rmii case, and it rarely happen. +- mediatek,rxc-inverse: boolean property, if present indicates that + 1. rx clock will be inversed in mii/rgmii case. + 2. reference clock will be inversed when arrived at MAC in rmii case. +- assigned-clocks: mac_main and ptp_ref clocks +- assigned-clock-parents: parent clocks of the assigned clocks + +Example: + eth: ethernet@1101c000 { + compatible = "mediatek,mt2712-gmac"; + reg = <0 0x1101c000 0 0x1300>; + interrupts = ; + interrupt-names = "macirq"; + phy-mode ="rgmii"; + mac-address = [00 55 7b b5 7d f7]; + clock-names = "axi", + "apb", + "mac_main", + "ptp_ref", + "ptp_top"; + clocks = <&pericfg CLK_PERI_GMAC>, + <&pericfg CLK_PERI_GMAC_PCLK>, + <&topckgen CLK_TOP_ETHER_125M_SEL>, + <&topckgen CLK_TOP_ETHER_50M_SEL>; + assigned-clocks = <&topckgen CLK_TOP_ETHER_125M_SEL>, + <&topckgen CLK_TOP_ETHER_50M_SEL>; + assigned-clock-parents = <&topckgen CLK_TOP_ETHERPLL_125M>, + <&topckgen CLK_TOP_APLL1_D3>; + mediatek,pericfg = <&pericfg>; + mediatek,tx-delay-ps = <1530>; + mediatek,rx-delay-ps = <1530>; + mediatek,rmii-rxc; + mediatek,txc-inverse; + mediatek,rxc-inverse; + snps,txpbl = <32>; + snps,rxpbl = <32>; + snps,reset-gpio = <&pio 87 GPIO_ACTIVE_LOW>; + snps,reset-active-low; + }; -- 1.7.9.5