Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp3568576imu; Tue, 18 Dec 2018 00:05:54 -0800 (PST) X-Google-Smtp-Source: AFSGD/U5tXX18xbS2KC8MODHCaHnc0Y9iCJBO5VsmPCyHLmNbXGQyLN+x4K6FfBZDWnsotWlYwWe X-Received: by 2002:a63:413:: with SMTP id 19mr2433630pge.7.1545120354398; Tue, 18 Dec 2018 00:05:54 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1545120354; cv=none; d=google.com; s=arc-20160816; b=FL21UtYQfV6EOZs6MczoEf6tJYAhedU+ZZVaWqSHd5hIPlhwf0kzdEufQfS2vamwbr wF2mbL2ksErSk2GGqBajQ6nCORTk+6/CdAFhvdPp/8QFdosTx7Xpkt/AYzCG2iVVKXh/ JR0RZ0tVwECj+gEzYarCuXUrRjNl5fGfKG8K31KklN914rGtzVXlGavGNc/U6Lc4n0+z LmgayqwPJOnHDXU2MI2jPDPJ2leM/Mphjrkth8FlLUqRHC122UsTcweSnIBshvoQSAxV OezPrmPoziiL1fO/eNKHx2rifQ2Y1ALXwwT79TxpMwSLMRtQq7iRLtP+sx9XrnxHEovD cXzg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=hIB7EFilnluJxMWkw/fCL73u4gX75dQuJAi/pCea7EY=; b=lnJxHebFZKOyZC6HwDRl42v9wCsF4c9RCO5WcsV0gpaYINRRoEbxYybHlo8UOAovZd i6FnxhNk5VqNPQ+6fApF4cyH/h9pOA6Fqyey918XH8ZAkWx3cY+n2fVFN5BB25LlSCte mZojHY9TbEo9PoY9CckTbLZqLrI5STdn4pLaZtMpwnUR7kHd6rUbA82XWZBePic5N5OF MT4il13OahUtMWhcvcrjmcPU7k3seVuOj8MDkNZ3+ZBccfcG9mq+7xjMWq/fkY+ZFAfy mCtlOtEfV5GubKu+uza2qPyDokuo3KbTpUMCl4IVlIDpd8LTY3wp914EH4CJZE1jzQFW Y99g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id a4si12627362pls.262.2018.12.18.00.05.39; Tue, 18 Dec 2018 00:05:54 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726546AbeLRIEo (ORCPT + 99 others); Tue, 18 Dec 2018 03:04:44 -0500 Received: from mail-sh2.amlogic.com ([58.32.228.45]:51165 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726509AbeLRIEn (ORCPT ); Tue, 18 Dec 2018 03:04:43 -0500 Received: from droid10.amlogic.com (10.18.11.213) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server id 15.0.1320.4; Tue, 18 Dec 2018 16:05:07 +0800 From: Hanjie Lin To: Lorenzo Pieralisi , Bjorn Helgaas CC: Yue Wang , Hanjie Lin , Kevin Hilman , Carlo Caione , Jerome Brunet , Rob Herring , Gustavo Pimentel , Shawn Lin , Philippe Ombredanne , Cyrille Pitchen , , , , , Yixun Lan , Liang Yang , Jianxin Pan , Qiufang Dai , Jian Hu , Subject: [PATCH v8 1/2] dt-bindings: PCI: meson: add DT bindings for Amlogic Meson PCIe controller Date: Tue, 18 Dec 2018 16:04:45 +0800 Message-ID: <1545120286-129258-2-git-send-email-hanjie.lin@amlogic.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1545120286-129258-1-git-send-email-hanjie.lin@amlogic.com> References: <1545120286-129258-1-git-send-email-hanjie.lin@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.18.11.213] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Yue Wang The Amlogic Meson PCIe host controller is based on the Synopsys DesignWare PCI core. This patch adds documentation for the DT bindings in Meson PCIe controller. Signed-off-by: Yue Wang Signed-off-by: Hanjie Lin Reviewed-by: Rob Herring --- .../devicetree/bindings/pci/amlogic,meson-pcie.txt | 70 ++++++++++++++++++++++ 1 file changed, 70 insertions(+) create mode 100644 Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt diff --git a/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt new file mode 100644 index 0000000..12b18f8 --- /dev/null +++ b/Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt @@ -0,0 +1,70 @@ +Amlogic Meson AXG DWC PCIE SoC controller + +Amlogic Meson PCIe host controller is based on the Synopsys DesignWare PCI core. +It shares common functions with the PCIe DesignWare core driver and +inherits common properties defined in +Documentation/devicetree/bindings/pci/designware-pci.txt. + +Additional properties are described here: + +Required properties: +- compatible: + should contain "amlogic,axg-pcie" to identify the core. +- reg: + should contain the configuration address space. +- reg-names: Must be + - "elbi" External local bus interface registers + - "cfg" Meson specific registers + - "phy" Meson PCIE PHY registers + - "config" PCIe configuration space +- reset-gpios: The GPIO to generate PCIe PERST# assert and deassert signal. +- clocks: Must contain an entry for each entry in clock-names. +- clock-names: Must include the following entries: + - "pclk" PCIe GEN 100M PLL clock + - "port" PCIe_x(A or B) RC clock gate + - "general" PCIe Phy clock + - "mipi" PCIe_x(A or B) 100M ref clock gate +- resets: phandle to the reset lines. +- reset-names: must contain "phy" "port" and "apb" + - "phy" Share PHY reset + - "port" Port A or B reset + - "apb" Share APB reset +- device_type: + should be "pci". As specified in designware-pcie.txt + + +Example configuration: + + pcie: pcie@f9800000 { + compatible = "amlogic,axg-pcie", "snps,dw-pcie"; + reg = <0x0 0xf9800000 0x0 0x400000 + 0x0 0xff646000 0x0 0x2000 + 0x0 0xff644000 0x0 0x2000 + 0x0 0xf9f00000 0x0 0x100000>; + reg-names = "elbi", "cfg", "phy", "config"; + reset-gpios = <&gpio GPIOX_19 GPIO_ACTIVE_HIGH>; + interrupts = ; + #interrupt-cells = <1>; + interrupt-map-mask = <0 0 0 0>; + interrupt-map = <0 0 0 0 &gic GIC_SPI 179 IRQ_TYPE_EDGE_RISING>; + bus-range = <0x0 0xff>; + #address-cells = <3>; + #size-cells = <2>; + device_type = "pci"; + ranges = <0x82000000 0 0 0x0 0xf9c00000 0 0x00300000>; + + clocks = <&clkc CLKID_USB + &clkc CLKID_MIPI_ENABLE + &clkc CLKID_PCIE_A + &clkc CLKID_PCIE_CML_EN0>; + clock-names = "general", + "mipi", + "pclk", + "port"; + resets = <&reset RESET_PCIE_PHY>, + <&reset RESET_PCIE_A>, + <&reset RESET_PCIE_APB>; + reset-names = "phy", + "port", + "apb"; + }; -- 2.7.4