Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp4784773imu; Tue, 18 Dec 2018 23:38:13 -0800 (PST) X-Google-Smtp-Source: AFSGD/UsGnvk5a2600zuqfcENkgg+S/i2qKD9fbRf0Y5txrXgbpE9AFxpodGwPEAwIuMa4YHMrLH X-Received: by 2002:a17:902:9897:: with SMTP id s23mr18453586plp.69.1545205093285; Tue, 18 Dec 2018 23:38:13 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1545205093; cv=none; d=google.com; s=arc-20160816; b=mvO7csilKTTACWB7x8M5zcYZ5+rhJAYOxiaIg5DUq5wsD+OwoZZh8JElFJ0AcVGDyl XrE4jMmVmaJwFZSLkjpgibe6fXLIoztyjsSc+3R10eGBnHVhGiAPN4y8VPhmzD1ksFDz i5jnuU986DspzdO2ZKCsHjg3HNsawynYytXfQXwJdaj6GWxr9pUtn+Gcmdj7IMmcyH9V mD855JpvppYePaA8eJtPAjZkqr7XAn8YXbHNUiFfeuwrSa1J1gFtPjYVsow28vBS7BDE yoyPqD/XlHVZtm2R+uXpoIUoZgzs79UA9UylQ/IFaX4cHlJ1QNHSTUvWYPgGY3JxCggP Plvg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=OyPcckJ9H9PrTKbckA2hoYoFgyfsOddw9oRRuNtLyW8=; b=Xq0aOkiQMaJ4HlHNpdM5UXmNQnkId2ZAtwGlPlYX0w/7e2NCok2tNsiEFMqNrv+BJX x8sKhnXX9oa35bQz8ufq/S2CCxxbCFN3Gx42fhTKU11xZxQEW5SXK7X4ear7yxE0264e loKJ8ud0vx5cG8vIiReizPJbHVX0QPM6mlhM5EzDO6AORqF+3bz9qNv13cOyyY830iIx KhWvJamIFULmVW1z9Ce7pHY9nJhqsmVzonoHRPiEg1mHkHvzIVcthKeBTpfmn3qPmksw RYioB3btD97MB/97RpayJ2kgIj0utLIxW1id3AtF6D60KBESK+xi7l2PPzOy9+1t2XkJ k2Rg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=sUdQoCTO; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 89si16085932pfr.242.2018.12.18.23.37.57; Tue, 18 Dec 2018 23:38:13 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=sUdQoCTO; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727846AbeLSGAt (ORCPT + 99 others); Wed, 19 Dec 2018 01:00:49 -0500 Received: from mail-pg1-f193.google.com ([209.85.215.193]:35792 "EHLO mail-pg1-f193.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725290AbeLSGAs (ORCPT ); Wed, 19 Dec 2018 01:00:48 -0500 Received: by mail-pg1-f193.google.com with SMTP id s198so8969016pgs.2; Tue, 18 Dec 2018 22:00:47 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=OyPcckJ9H9PrTKbckA2hoYoFgyfsOddw9oRRuNtLyW8=; b=sUdQoCTOEGG58uvIG83VfokhzOrjY3aHRNfpnn4uqmwBnPyoudgocGV3ukp0UeuxdK hiEiyWnbEYF8b/tQIUEeL2BOxYkV07vBoBh6y9Q0WEOKJTdTDkuLHlDD+Drd1kulsDPQ oB7arBjoUlUa1+M2Qa8dON8fb5yxSIL10zrICabh0dv/eoMShQ2FKgzdm3sg6igL/gYe EZ8zgRNxR80H62JJxfCEgo0DYKo7puWaFYt6cuarvvrymi9CobDF7uRjZp4i+Tgs2Q2w NiP9nrmq38CnZ6u4fgHl5qCjIkeCDrnSYKbzN0WKiJN1M6gOIKG0qC2MhKOdtGBPjtKv jarw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=OyPcckJ9H9PrTKbckA2hoYoFgyfsOddw9oRRuNtLyW8=; b=K1lyVBowyHc5HOjfviQlwQPSfr2t5FhPd1F0Q4WwS506r3+VbKKqySwzQ0mdfBBYFH 5lEjZbtb2hiv/pfB9sD081tRqbZs3i9ikhJ6YfV9fiSap+d9a2rIKgShl3ljXlSjlKAl GvmrHkdZ9u1+iWIepPQ4zaXvz1pPPawS/3JGXuudXLpF1s5hBAj51MG4jYzvR7CaOOGC Wsrfb2SkS93qcZwXuktMZGPNWjl2hdV1yXjUFCaLFIReGHcOllx1AZtRm9Ym603M/kam bhCJ53ywg0XDjbRjWykuwcTmULhDZm9fdbIWS58nblUvL1uadpsqQzp2yLnHEWXwbrj5 wt5A== X-Gm-Message-State: AA+aEWbGUkSf6LaGo4syesA2NFIB4nK9sxEixbFi23lUhKzwsPWDHQ8G uODdow1y8q8YZBur1cv94jE= X-Received: by 2002:a62:160d:: with SMTP id 13mr19178644pfw.203.1545199247574; Tue, 18 Dec 2018 22:00:47 -0800 (PST) Received: from localhost.localdomain ([2001:268:c0a2:eb51:6018:45d4:55a2:e94b]) by smtp.gmail.com with ESMTPSA id d3sm20020656pgl.64.2018.12.18.22.00.44 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Tue, 18 Dec 2018 22:00:47 -0800 (PST) From: William Breathitt Gray To: linus.walleij@linaro.org Cc: akpm@linux-foundation.org, linux-gpio@vger.kernel.org, linux-arch@vger.kernel.org, linux-kernel@vger.kernel.org, andriy.shevchenko@linux.intel.com, linux@rasmusvillemoes.dk, William Breathitt Gray Subject: [PATCH v6 3/8] gpio: 104-dio-48e: Utilize for_each_set_clump8 macro Date: Wed, 19 Dec 2018 15:01:11 +0900 Message-Id: <55fb51137ad12bf83a6a57edcad8966ffe74646d.1545198260.git.vilhelm.gray@gmail.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Replace verbose implementation in get_multiple/set_multiple callbacks with for_each_set_clump8 macro to simplify code and improve clarity. Signed-off-by: William Breathitt Gray --- drivers/gpio/gpio-104-dio-48e.c | 71 ++++++++++----------------------- 1 file changed, 20 insertions(+), 51 deletions(-) diff --git a/drivers/gpio/gpio-104-dio-48e.c b/drivers/gpio/gpio-104-dio-48e.c index 92c8f944bf64..b68c39f8aa23 100644 --- a/drivers/gpio/gpio-104-dio-48e.c +++ b/drivers/gpio/gpio-104-dio-48e.c @@ -183,46 +183,25 @@ static int dio48e_gpio_get(struct gpio_chip *chip, unsigned offset) return !!(port_state & mask); } +static const size_t ports[] = { 0, 1, 2, 4, 5, 6 }; + static int dio48e_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask, unsigned long *bits) { struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip); - size_t i; - static const size_t ports[] = { 0, 1, 2, 4, 5, 6 }; - const unsigned int gpio_reg_size = 8; - unsigned int bits_offset; - size_t word_index; - unsigned int word_offset; - unsigned long word_mask; - const unsigned long port_mask = GENMASK(gpio_reg_size - 1, 0); + unsigned int offset; + unsigned long gpio_mask; + unsigned int port_addr; unsigned long port_state; /* clear bits array to a clean slate */ bitmap_zero(bits, chip->ngpio); - /* get bits are evaluated a gpio port register at a time */ - for (i = 0; i < ARRAY_SIZE(ports); i++) { - /* gpio offset in bits array */ - bits_offset = i * gpio_reg_size; - - /* word index for bits array */ - word_index = BIT_WORD(bits_offset); - - /* gpio offset within current word of bits array */ - word_offset = bits_offset % BITS_PER_LONG; - - /* mask of get bits for current gpio within current word */ - word_mask = mask[word_index] & (port_mask << word_offset); - if (!word_mask) { - /* no get bits in this port so skip to next one */ - continue; - } - - /* read bits from current gpio port */ - port_state = inb(dio48egpio->base + ports[i]); + for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) { + port_addr = dio48egpio->base + ports[offset / 8]; + port_state = inb(port_addr) & gpio_mask; - /* store acquired bits at respective bits array offset */ - bits[word_index] |= (port_state << word_offset) & word_mask; + bitmap_set_value8(bits, &port_state, offset); } return 0; @@ -252,37 +231,27 @@ static void dio48e_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask, unsigned long *bits) { struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip); - unsigned int i; - const unsigned int gpio_reg_size = 8; - unsigned int port; - unsigned int out_port; + unsigned int offset; + unsigned long gpio_mask; + size_t index; + unsigned int port_addr; unsigned int bitmask; unsigned long flags; - /* set bits are evaluated a gpio register size at a time */ - for (i = 0; i < chip->ngpio; i += gpio_reg_size) { - /* no more set bits in this mask word; skip to the next word */ - if (!mask[BIT_WORD(i)]) { - i = (BIT_WORD(i) + 1) * BITS_PER_LONG - gpio_reg_size; - continue; - } + for_each_set_clump8(offset, gpio_mask, mask, ARRAY_SIZE(ports) * 8) { + index = offset / 8; + port_addr = dio48egpio->base + ports[index]; - port = i / gpio_reg_size; - out_port = (port > 2) ? port + 1 : port; - bitmask = mask[BIT_WORD(i)] & bits[BIT_WORD(i)]; + bitmask = bitmap_get_value8(bits, offset) & gpio_mask; raw_spin_lock_irqsave(&dio48egpio->lock, flags); /* update output state data and set device gpio register */ - dio48egpio->out_state[port] &= ~mask[BIT_WORD(i)]; - dio48egpio->out_state[port] |= bitmask; - outb(dio48egpio->out_state[port], dio48egpio->base + out_port); + dio48egpio->out_state[index] &= ~gpio_mask; + dio48egpio->out_state[index] |= bitmask; + outb(dio48egpio->out_state[index], port_addr); raw_spin_unlock_irqrestore(&dio48egpio->lock, flags); - - /* prepare for next gpio register set */ - mask[BIT_WORD(i)] >>= gpio_reg_size; - bits[BIT_WORD(i)] >>= gpio_reg_size; } } -- 2.20.1