Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp106530imu; Wed, 19 Dec 2018 14:34:39 -0800 (PST) X-Google-Smtp-Source: AFSGD/WtxGS8G4Vgi/loCrEOzzFLzJdQL0AKPJb+KmilguzNzz73WDkLyBkGw35rVshX47K5rv9b X-Received: by 2002:a17:902:1102:: with SMTP id d2mr22104681pla.138.1545258879449; Wed, 19 Dec 2018 14:34:39 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1545258879; cv=none; d=google.com; s=arc-20160816; b=P360Y/pr6cc96Lqklep60eI8MG3occvba2UHYRimMzDBYsgxWvGsDNOMURnEwGbwdU gIh4iPyT/G7tYT61lQB64yILYZw9ndWuUYxdWNC+WGQpqb4WL5FEx0xMGm9G8kzwW/99 Y4OOMpUY0m0ThpjW46Jgf5FbM40BsOK2qRGI7G6HO/yKRhP7PhrV67uDmwi3hxARGByW RJLOXBLIorZzVS7PkGEw21+eTVnOqugOiQ6+5xKibJVqvC0eOE4pXt3PsZ3N9B5A5dJ0 nvFJLZNulrC9uCtrPTi7tr6ZP2PPt9lYXoIQ/ASjOtrEZSxe8XLt2BIH2oY6I0VrXKsF OsBw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature; bh=BDlo6ggcBlvKR9zNorGqIIxWti7UGPYZqNFQAXx2Ws8=; b=srd/s14l9gMk6rCKV1VSiLH0KT0TbBKVh5HtI5culacoDTB2nzzxIlYm2r19QXf3uC I+sRfR+g+6i2yLnFYPrMSF1aGqhakLc92cNZp2cYKx+zjSjNRB1lBRj2Z7ofqp/5Hb69 yKIH3S5VCJW8/QV25SgFiNAFFDqFjuVvI/ai6CBiVYNxBTo5ek3OADzyhJUW5m5lXJqV Lq2rHr1H7oa6NiFMena5i0JeKlTtEV4n5WUCbefdctVxBwSWQKwGQy9YA8DTC4HIivL6 NuSVDDS9YpDpwcQUh+ja7/PX2puiXrNZPX3HixcGvuVQWL3C+d1u5ai7r5NHR47iiQes zmjQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=o0IkwCG1; dkim=pass header.i=@codeaurora.org header.s=default header.b=oqUp9arU; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g17si17303708pgi.578.2018.12.19.14.34.24; Wed, 19 Dec 2018 14:34:39 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=o0IkwCG1; dkim=pass header.i=@codeaurora.org header.s=default header.b=oqUp9arU; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729998AbeLSWMD (ORCPT + 99 others); Wed, 19 Dec 2018 17:12:03 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:44800 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729723AbeLSWLf (ORCPT ); Wed, 19 Dec 2018 17:11:35 -0500 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id ECF0260918; Wed, 19 Dec 2018 22:11:34 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1545257494; bh=jmXwgeejQH2IK/iT/Il1BirpWVMBamH+GjdODrwEOYw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=o0IkwCG1G5njcXBxjxabdvTOLG/xgLnXUT1vppRTS5g6v+k4WWNr+0hLqD1VdkeRm KtuFpEpBMGmHX6Ep4zQqce8KI/FPemyzjsSFe/czLsLSSrwora2Hwgt+j9j8lmYStl nFSscfD+/wwdzBHrcNV23exDzllTowaGhSIlAmyw= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.7 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_INVALID,DKIM_SIGNED autolearn=no autolearn_force=no version=3.4.0 Received: from codeaurora.org (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: ilina@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id C72A7608FB; Wed, 19 Dec 2018 22:11:31 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1545257492; bh=jmXwgeejQH2IK/iT/Il1BirpWVMBamH+GjdODrwEOYw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=oqUp9arUWNz2dn2MIO40shpwiKz5zvSIVP9KHjdt73iIcu9xGo92e+IFmQunNn1o4 ma4wDAe/7gur3UTJE3s/P1FnLLAOzkzN09WRYb3YRyB9tXdpXmyQiAx78DpE4KAKn1 BI6bIDB0ZzQRBN+txD8Fqlj7hw/Nk8OK7lAgTE80= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org C72A7608FB Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=ilina@codeaurora.org From: Lina Iyer To: sboyd@kernel.org, evgreen@chromium.org, marc.zyngier@arm.com Cc: linux-kernel@vger.kernel.org, rplsssn@codeaurora.org, linux-arm-msm@vger.kernel.org, thierry.reding@gmail.com, bjorn.andersson@linaro.org, Lina Iyer , devicetree@vger.kernel.org Subject: [PATCH 4/7] dt-bindings: sdm845-pinctrl: add wakeup interrupt parent for GPIO Date: Wed, 19 Dec 2018 15:11:02 -0700 Message-Id: <20181219221105.3004-5-ilina@codeaurora.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20181219221105.3004-1-ilina@codeaurora.org> References: <20181219221105.3004-1-ilina@codeaurora.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org SDM845 SoC has an always-on interrupt controller (PDC) with select GPIO routed to the PDC as interrupts that can be used to wake the system up from deep low power modes and suspend. Cc: devicetree@vger.kernel.org Signed-off-by: Lina Iyer --- .../devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt | 7 ++++++- 1 file changed, 6 insertions(+), 1 deletion(-) diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt b/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt index 665aadb5ea28..a522ca46667d 100644 --- a/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt +++ b/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt @@ -29,6 +29,11 @@ SDM845 platform. Definition: must be 2. Specifying the pin number and flags, as defined in +- wakeup-parent: + Usage: optional + Value type: + Definition: A phandle to the wakeup interrupt controller for the SoC. + - gpio-controller: Usage: required Value type: @@ -53,7 +58,6 @@ pin, a group, or a list of pins or groups. This configuration can include the mux function to select on those pin(s)/group(s), and various pin configuration parameters, such as pull-up, drive strength, etc. - PIN CONFIGURATION NODES: The name of each subnode is not important; all subnodes should be enumerated @@ -160,6 +164,7 @@ Example: #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; + wakeup-parent = <&pdc>; qup9_active: qup9-active { mux { -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project