Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp7754578imu; Fri, 28 Dec 2018 04:24:02 -0800 (PST) X-Google-Smtp-Source: AFSGD/VlWuSM75fejkOn7M2E9rF0J+A+3Nc8sCfBGnvzAyMOvnpiRg0icpUQIYNJ9i5bhztjs8de X-Received: by 2002:a62:e0d8:: with SMTP id d85mr27458775pfm.214.1545999842222; Fri, 28 Dec 2018 04:24:02 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1545999842; cv=none; d=google.com; s=arc-20160816; b=rGREUi9Lr5gqR9IFqWXaLT2wWzcAlZWzeXFoQg6fEiUYOi73j8wcwXGo1zYRL3dJDp wp0WUsUAoXaovZz9CuothpLzKNmeNf2bQJECHw3uYyAR5txpnI+5h4VVtwcG85zHmhLJ qPyfjPYQfYGkfnodwc/wlM8CZ3StIdPoOaaYXT3YCiVYd5KjznK20dNnWfpvu8gINALL EdQKB1zJ8Trs2gO8OUgKeWGDqspiNamqaY9WYVqOqhPllLt/B9ROGGo1Fgujmz+q2R0F 54V4wkme4ZvZSAD8EB80PdiA+cYvTVqfvimAeUl8zWgODskLUKibnmoxkvuSMFqgR3+Q w9dQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:message-id:date:subject:cc :to:from; bh=2ViSPKPWE7zKWKktlxqqrlbODbnnr5Cp/PucK5JUX3k=; b=RbBn/TiH4GqfzC9r/uUQG/261DrS3kWAkZVCL072nKZTd+EPVmZR/UvQr6ZG3AwYzQ UY/IWqifxBS+qzHa4BtBclF1rzK1rABh82IzhXsyS/WovOelo7gfOIBhrIBgMlh5CNMz J1iMJvW4XTlRHIDL9SgwdTVJ3eJPbjeQi5+iSauoU+apbdetWFuFb47bW8wQi+6nS3HI y5pUXTF9IOBO0KxGfu52K4i1mt1iw+6n5aBq1Qwxh4zUAZkplcTNDw7YH490k501zsK0 DsWI8YrEo9O7S1ZUYOMsTK/cQo5l5J5sZ9P9RIK9/mHxrbykfCbppqNjKR+PInjw9muO DS4A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x8si36841887plo.259.2018.12.28.04.23.47; Fri, 28 Dec 2018 04:24:02 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730927AbeL1IKA (ORCPT + 99 others); Fri, 28 Dec 2018 03:10:00 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:7077 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1728006AbeL1IKA (ORCPT ); Fri, 28 Dec 2018 03:10:00 -0500 X-UUID: c2721f1436b0405aa4f384da51032f57-20181228 X-UUID: c2721f1436b0405aa4f384da51032f57-20181228 Received: from mtkcas08.mediatek.inc [(172.21.101.126)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1889686763; Fri, 28 Dec 2018 16:09:53 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by mtkmbs02n2.mediatek.inc (172.21.101.101) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Fri, 28 Dec 2018 16:09:50 +0800 Received: from mtkslt303.mediatek.inc (10.21.14.116) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Fri, 28 Dec 2018 16:09:50 +0800 From: Erin Lo To: Matthias Brugger , Rob Herring , Mark Rutland , Thomas Gleixner , Jason Cooper , Marc Zyngier , Greg Kroah-Hartman , Stephen Boyd CC: , srv_heupstream , , , , , , , , , Subject: [PATCH v5 0/6] Add basic and clock support for Mediatek MT8183 SoC Date: Fri, 28 Dec 2018 16:09:35 +0800 Message-ID: <1545984581-25843-1-git-send-email-erin.lo@mediatek.com> X-Mailer: git-send-email 1.9.1 MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: 03A174E426CB1C589FDC2791DACB0D395FA53E3951E9A9D31D983E2BDC60B6512000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org MT8183 is a SoC based on 64bit ARMv8 architecture. It contains 4 CA53 and 4 CA73 cores. MT8183 share many HW IP with MT65xx series. This patchset was tested on MT8183 evaluation board and use correct clock to shell. This series contains document bindings, device tree including interrupt, uart, clock, pinctrl, power, iommu, spi, and pwrap. Based on v4.20-rc1 and http://lists.infradead.org/pipermail/linux-mediatek/2018-December/016243.html http://lists.infradead.org/pipermail/linux-mediatek/2018-December/016205.html http://lists.infradead.org/pipermail/linux-mediatek/2018-October/015676.html Change in v5: 1. Collect all device tree nodes to the last patch 2. Add PMU 3. Add Signed-off-by 4. Remove clock driver code and binding doc 5. Add pinctrl, iommu, spi, and pwrap nodes Change in v4: 1. Correct syntax error in dtsi 2. Add MT8183 clock support Change in v3: 1. Fill out GICC, GICH, GICV regions 2. Update Copyright to 2018 Change in v2: 1. Split dt-bindings into different patches 2. Correct bindings for supported SoCs (mtk-uart.txt) Ben Ho (1): arm64: dts: Add Mediatek SoC MT8183 and evaluation board dts and Makefile Erin Lo (3): dt-bindings: arm: Add bindings for Mediatek MT8183 SoC Platform dt-bindings: mtk-sysirq: Add compatible for Mediatek MT8183 dt-bindings: serial: Add compatible for Mediatek MT8183 Seiya Wang (1): irqchip/mtk-sysirq: support 4 interrupt parameters for sysirq Zhiyong Tao (1): dt-bindings: pinctrl: mt8183: add binding document Documentation/devicetree/bindings/arm/mediatek.txt | 4 + .../interrupt-controller/mediatek,sysirq.txt | 1 + .../devicetree/bindings/pinctrl/pinctrl-mt8183.txt | 110 ++ .../devicetree/bindings/serial/mtk-uart.txt | 1 + arch/arm64/boot/dts/mediatek/Makefile | 1 + arch/arm64/boot/dts/mediatek/mt8183-evb.dts | 136 +++ arch/arm64/boot/dts/mediatek/mt8183-pinfunc.h | 1120 ++++++++++++++++++++ arch/arm64/boot/dts/mediatek/mt8183.dtsi | 547 ++++++++++ drivers/irqchip/irq-mtk-sysirq.c | 4 +- 9 files changed, 1922 insertions(+), 2 deletions(-) create mode 100644 Documentation/devicetree/bindings/pinctrl/pinctrl-mt8183.txt create mode 100644 arch/arm64/boot/dts/mediatek/mt8183-evb.dts create mode 100644 arch/arm64/boot/dts/mediatek/mt8183-pinfunc.h create mode 100644 arch/arm64/boot/dts/mediatek/mt8183.dtsi -- 1.9.1