Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp153886imu; Wed, 2 Jan 2019 04:15:21 -0800 (PST) X-Google-Smtp-Source: ALg8bN6ponKo00XaCtASeHafTLvwqiVWJBSMY3HgonikbKa5+RhGaWIeGsor1eK92T039P/PerAi X-Received: by 2002:a63:e21:: with SMTP id d33mr13314085pgl.272.1546431321531; Wed, 02 Jan 2019 04:15:21 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1546431321; cv=none; d=google.com; s=arc-20160816; b=wFGckGPtdlevPoFcjmQW1S12ofyMZS+akzmXqsPGnhCT4+x04XFGF9AoWV+w1LonlV 7vu/q1GgbrSPhr7uUjUMby6YAQBoIPU0ZbZuOASeFmf+xBCjkV8ZuG1VMG6DyGRfoe23 /1Fu6W552NmBrxbPPf7n+kJ3wpdtAA1n35ZYGtHKR7tpGaCeIdW5YALFJ6T6X5UHUTEq Nh0o2xaYya0OYly6GV2vSdma0Q75aD8lff1cvmZoeKl8utbA9nrYF2+x1SZEO0wiQ7bb eW4JbwkwTr0vYZoZ0llT2fM6D6+/yipuZUAd+JnAPkXhiehWwkiC1keSHneBOcEbtVY3 RMoQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dkim-signature; bh=lJigtQoEHekx/CFFu4rJHu+zfF31NkA6bX1pxh8l7+c=; b=KD+9679DTUn/1FYsFSgUCa4jmIHF9yAB4CP+Peci2whq9A6+txtO/eAejV6hEdwmRT UlsJC2Q0+Wovl5mVJM//fb6xZcCiNMWFTlkelC3LgkVRsr5ZJ2+JEansEvpiaPTw2iqL ny3jwlYmywyHsR4HBeVsZB3c9gaHqUsoi53IQi0SedqJ6mIpMe0YI4HmG2o4oHkUsDqc BQFxICXEyt+U+T+tKO7TuepN4/2nKrBSeRKCaybaKjp9T741uP1g6/CaBlTI5BywGZHU 4de6rmQOFVQxdXfNIhVYdcZkIpZ5oz00T0lchmvRWfm5mzInYEkI+KPlalLMgS6JAJqM t7jg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@synopsys.com header.s=mail header.b="d5A789s/"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 31si4254597plj.244.2019.01.02.04.15.05; Wed, 02 Jan 2019 04:15:20 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@synopsys.com header.s=mail header.b="d5A789s/"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729355AbfABKZ7 (ORCPT + 99 others); Wed, 2 Jan 2019 05:25:59 -0500 Received: from us01smtprelay-2.synopsys.com ([198.182.47.9]:34742 "EHLO smtprelay.synopsys.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728578AbfABKZ7 (ORCPT ); Wed, 2 Jan 2019 05:25:59 -0500 Received: from mailhost.synopsys.com (mailhost1.synopsys.com [10.12.238.239]) by smtprelay.synopsys.com (Postfix) with ESMTP id AD8D024E11FC; Wed, 2 Jan 2019 02:25:58 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=synopsys.com; s=mail; t=1546424759; bh=DbM8GDdJKlSpbVLoK63r8vFdbrHDFjR72e6F/u//36o=; h=Subject:To:CC:References:From:Date:In-Reply-To:From; b=d5A789s/OICdbG2ySZfcMWj4A67ALlf5DkGWsm5OM8eevW06KEkYtfUKFXsBNKix7 sJIUSyfQErBIjyvj9mVQat+0115YDUjWS9RpQz2eTGVjil+67oJhVwp79+W+wnnY4f muMEkVHew7CeKxsRw5u+4eq442RoHLbRcCR25Uus0dk8D3bnFJsm1haHN7B3zBr9K/ hGtvnPUPzMjLSRgo7wu41XnTiAsSq6B6PomhSrO83217jel1q2h4nguXfQEmJTvpcx lIl4OCCa5//yyf5IpF4krUWrna/yOGmaLebaQH/OUhNfQT6Ptko4eRDLaGDnWrG0+n YjgI7vlRY6ijw== Received: from US01WEHTC2.internal.synopsys.com (us01wehtc2-vip.internal.synopsys.com [10.12.239.238]) by mailhost.synopsys.com (Postfix) with ESMTP id 3ADB352F3; Wed, 2 Jan 2019 02:25:58 -0800 (PST) Received: from DE02WEHTCB.internal.synopsys.com (10.225.19.94) by US01WEHTC2.internal.synopsys.com (10.12.239.237) with Microsoft SMTP Server (TLS) id 14.3.408.0; Wed, 2 Jan 2019 02:25:58 -0800 Received: from DE02WEHTCA.internal.synopsys.com (10.225.19.92) by DE02WEHTCB.internal.synopsys.com (10.225.19.94) with Microsoft SMTP Server (TLS) id 14.3.408.0; Wed, 2 Jan 2019 11:25:56 +0100 Received: from [10.107.25.131] (10.107.25.131) by DE02WEHTCA.internal.synopsys.com (10.225.19.80) with Microsoft SMTP Server (TLS) id 14.3.408.0; Wed, 2 Jan 2019 11:25:56 +0100 Subject: Re: [PATCH 08/21] PCI: designware: Share code for dw_pcie_rd/wr_other_conf() To: Andrey Smirnov , "linux-pci@vger.kernel.org" CC: Lorenzo Pieralisi , Bjorn Helgaas , Fabio Estevam , Chris Healy , Lucas Stach , Leonard Crestez , "A.s. Dong" , Richard Zhu , "linux-imx@nxp.com" , "linux-arm-kernel@lists.infradead.org" , "linux-kernel@vger.kernel.org" References: <20181221072716.29017-1-andrew.smirnov@gmail.com> <20181221072716.29017-9-andrew.smirnov@gmail.com> From: Gustavo Pimentel Message-ID: <3d995998-ccec-339d-3676-6abd013dad09@synopsys.com> Date: Wed, 2 Jan 2019 10:21:25 +0000 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:60.0) Gecko/20100101 Thunderbird/60.3.3 MIME-Version: 1.0 In-Reply-To: <20181221072716.29017-9-andrew.smirnov@gmail.com> Content-Type: text/plain; charset="utf-8" Content-Language: en-US Content-Transfer-Encoding: 7bit X-Originating-IP: [10.107.25.131] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi, On 21/12/2018 07:27, Andrey Smirnov wrote: > Default implementation of pcie_rd_other_conf() and > dw_pcie_wd_other_conf() share more than 80% of their code. Move shared > code into a dedicated subroutine and convert pcie_rd_other_conf() and > dw_pcie_wd_other_conf() to use it. No functional change intended. > > Cc: Lorenzo Pieralisi > Cc: Bjorn Helgaas > Cc: Fabio Estevam > Cc: Chris Healy > Cc: Lucas Stach > Cc: Leonard Crestez > Cc: "A.s. Dong" > Cc: Richard Zhu > Cc: linux-imx@nxp.com > Cc: linux-arm-kernel@lists.infradead.org > Cc: linux-kernel@vger.kernel.org > Cc: linux-pci@vger.kernel.org > Signed-off-by: Andrey Smirnov > --- > .../pci/controller/dwc/pcie-designware-host.c | 61 +++++++------------ > 1 file changed, 23 insertions(+), 38 deletions(-) > > diff --git a/drivers/pci/controller/dwc/pcie-designware-host.c b/drivers/pci/controller/dwc/pcie-designware-host.c > index 721d60a5d9e4..8f957cd6901b 100644 > --- a/drivers/pci/controller/dwc/pcie-designware-host.c > +++ b/drivers/pci/controller/dwc/pcie-designware-host.c > @@ -512,8 +512,9 @@ int dw_pcie_host_init(struct pcie_port *pp) > return ret; > } > > -static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus, > - u32 devfn, int where, int size, u32 *val) > +static int dw_pcie_access_other_conf(struct pcie_port *pp, struct pci_bus *bus, > + u32 devfn, int where, int size, u32 *val, > + bool write) > { > int ret, type; > u32 busdev, cfg_size; > @@ -521,9 +522,6 @@ static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus, > void __iomem *va_cfg_base; > struct dw_pcie *pci = to_dw_pcie_from_pp(pp); > > - if (pp->ops->rd_other_conf) > - return pp->ops->rd_other_conf(pp, bus, devfn, where, size, val); > - > busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) | > PCIE_ATU_FUNC(PCI_FUNC(devfn)); > > @@ -542,7 +540,11 @@ static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus, > dw_pcie_prog_outbound_atu(pci, PCIE_ATU_REGION_INDEX1, > type, cpu_addr, > busdev, cfg_size); > - ret = dw_pcie_read(va_cfg_base + where, size, val); > + if (write) > + ret = dw_pcie_write(va_cfg_base + where, size, *val); > + else > + ret = dw_pcie_read(va_cfg_base + where, size, val); > + > if (pci->num_viewport <= 2) > dw_pcie_prog_outbound_atu(pci, PCIE_ATU_REGION_INDEX1, > PCIE_ATU_TYPE_IO, pp->io_base, > @@ -551,43 +553,26 @@ static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus, > return ret; > } > > +static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus, > + u32 devfn, int where, int size, u32 *val) > +{ > + if (pp->ops->rd_other_conf) > + return pp->ops->rd_other_conf(pp, bus, devfn, where, > + size, val); > + > + return dw_pcie_access_other_conf(pp, bus, devfn, where, size, val, > + false); > +} > + > static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus, > u32 devfn, int where, int size, u32 val) > { > - int ret, type; > - u32 busdev, cfg_size; > - u64 cpu_addr; > - void __iomem *va_cfg_base; > - struct dw_pcie *pci = to_dw_pcie_from_pp(pp); > - > if (pp->ops->wr_other_conf) > - return pp->ops->wr_other_conf(pp, bus, devfn, where, size, val); > - > - busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) | > - PCIE_ATU_FUNC(PCI_FUNC(devfn)); > + return pp->ops->wr_other_conf(pp, bus, devfn, where, > + size, val); > > - if (bus->parent->number == pp->root_bus_nr) { > - type = PCIE_ATU_TYPE_CFG0; > - cpu_addr = pp->cfg0_base; > - cfg_size = pp->cfg0_size; > - va_cfg_base = pp->va_cfg0_base; > - } else { > - type = PCIE_ATU_TYPE_CFG1; > - cpu_addr = pp->cfg1_base; > - cfg_size = pp->cfg1_size; > - va_cfg_base = pp->va_cfg1_base; > - } > - > - dw_pcie_prog_outbound_atu(pci, PCIE_ATU_REGION_INDEX1, > - type, cpu_addr, > - busdev, cfg_size); > - ret = dw_pcie_write(va_cfg_base + where, size, val); > - if (pci->num_viewport <= 2) > - dw_pcie_prog_outbound_atu(pci, PCIE_ATU_REGION_INDEX1, > - PCIE_ATU_TYPE_IO, pp->io_base, > - pp->io_bus_addr, pp->io_size); > - > - return ret; > + return dw_pcie_access_other_conf(pp, bus, devfn, where, size, &val, > + true); > } > > static int dw_pcie_valid_device(struct pcie_port *pp, struct pci_bus *bus, > Nice! Acked-by: Gustavo Pimentel Regards, Gustavo