Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp67484imu; Wed, 2 Jan 2019 14:15:42 -0800 (PST) X-Google-Smtp-Source: ALg8bN7adhBG07HKjA1Mpw/PCXoxZQVqhUrCBClHv12CkQy7YLsEZjGrdMf8Ti5PKPCwmOc6hEue X-Received: by 2002:a65:5c02:: with SMTP id u2mr14847542pgr.13.1546467342805; Wed, 02 Jan 2019 14:15:42 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1546467342; cv=none; d=google.com; s=arc-20160816; b=u2wEmP2PZbP5IK++d8tr11B/gL3pjU7Iblu4xaHnbaSIP7uC9DUykU/2SAIK8S0h6J br1+obpzycUTl70Wro7p8fbnvQpUnic0FiPYPtyMdVkEsl5eL0v/YOeSGt9vTmyemtPW 7Xi+INf/XbwfaRvO54N4g1qVJCeaKRukm06Tq2tvgdnOemSlJJ5Ir6m7F97m9RavcQ7Z qNtRo+Aaz1fPGPExK6kjGVWhEzWYn2V/Rk488x32QTSdgBrTlDNWnwnOv0U4FPmrDhBD W7K9fawUi/kpOUDtxrMG1Qsxjt9jSoH+27lSkbXTro1JXd7wZR5caMkRSzz/iFFw+g43 zCGA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:dkim-signature:mime-version:references :in-reply-to:message-id:date:subject:cc:to:from; bh=CFBtF6ZaKNyqKgjWa+hPoclDVuRehYmyqcZmFtTTkGs=; b=p27HrQC9A8s68FBKIMQ4PFzhURZSPMFdVj2Zc3wRV3l5ztS+k3oReA5KSED+B3OU0g gk/lSytm3eFuKd7JGPwt3Pdhd0jv77qRorNOPdkP6k58UhatYVWgDYQqh1D//C0y6qkV wyv9p3PhqW4E6SFjFdTXfEaGgGcJkJH96sDdk2xrweUvfkYWyysJxCRPVoffjCTTFqoU gnU+nX4dYerh6YY2YrxbXQJN+59QwH3fzAQtbl7WUi3p0mUWafD3kokHpz3Li9PjZscm 9ev8qPGHFK7pNXMs9n5Njo+y6HcWxcUZy2qaM1nxNqoXtzIwAaYvEvZBN6/zZQ8tgMmq TWcw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=EKyq3FQV; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id cc17si31124794plb.265.2019.01.02.14.15.26; Wed, 02 Jan 2019 14:15:42 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@nvidia.com header.s=n1 header.b=EKyq3FQV; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=nvidia.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729729AbfABTgy (ORCPT + 99 others); Wed, 2 Jan 2019 14:36:54 -0500 Received: from hqemgate14.nvidia.com ([216.228.121.143]:10045 "EHLO hqemgate14.nvidia.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1729680AbfABTgw (ORCPT ); Wed, 2 Jan 2019 14:36:52 -0500 Received: from hqpgpgate101.nvidia.com (Not Verified[216.228.121.13]) by hqemgate14.nvidia.com (using TLS: TLSv1.2, DES-CBC3-SHA) id ; Wed, 02 Jan 2019 11:36:41 -0800 Received: from hqmail.nvidia.com ([172.20.161.6]) by hqpgpgate101.nvidia.com (PGP Universal service); Wed, 02 Jan 2019 11:36:52 -0800 X-PGP-Universal: processed; by hqpgpgate101.nvidia.com on Wed, 02 Jan 2019 11:36:52 -0800 Received: from HQMAIL108.nvidia.com (172.18.146.13) by HQMAIL105.nvidia.com (172.20.187.12) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Wed, 2 Jan 2019 19:36:51 +0000 Received: from hqnvemgw02.nvidia.com (172.16.227.111) by HQMAIL108.nvidia.com (172.18.146.13) with Microsoft SMTP Server (TLS) id 15.0.1395.4 via Frontend Transport; Wed, 2 Jan 2019 19:36:51 +0000 Received: from skomatineni-linux.nvidia.com (Not Verified[10.110.103.52]) by hqnvemgw02.nvidia.com with Trustwave SEG (v7,5,8,10121) id ; Wed, 02 Jan 2019 11:36:51 -0800 From: Sowjanya Komatineni To: , CC: , , , , , Sowjanya Komatineni Subject: [PATCH V7 1/2] arm64: dtsi: Fix SDMMC address range Date: Wed, 2 Jan 2019 11:36:47 -0800 Message-ID: <1546457808-18270-2-git-send-email-skomatineni@nvidia.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1546457808-18270-1-git-send-email-skomatineni@nvidia.com> References: <1546457808-18270-1-git-send-email-skomatineni@nvidia.com> X-NVConfidentiality: public MIME-Version: 1.0 Content-Type: text/plain DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=nvidia.com; s=n1; t=1546457801; bh=CFBtF6ZaKNyqKgjWa+hPoclDVuRehYmyqcZmFtTTkGs=; h=X-PGP-Universal:From:To:CC:Subject:Date:Message-ID:X-Mailer: In-Reply-To:References:X-NVConfidentiality:MIME-Version: Content-Type; b=EKyq3FQV0+EihYXuQs0JNZbNNFen40c+IiaECfmFFv7OlJ01YZKCCKFR1Qn0ZxM2j rAkaYg8PLUf0hR8EwdHLYMtpw4qqprfqWgekWJbLdlH4JxkMNOarbMTDZ+sf6asjwo aKYlvd3t2VTMZun5yb0+DlWZofjrcuHUif66G0pwl9mqoP5lXrN7QE7RCjoQ8UxKJC ztla0regIz5WFSidf7LJtx0UxRxE8kG+dfkpX3J2e2GSu5aCXrOJNDZFy5SWqWWLd2 pnzZoeQIG3tMcFNoOfjmm/i5B43Gn1eFmNOxjaf27D6OBLBeUvqVrtTpnQX8OVvIYy YJ5o4Ai41Bg+g== Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch fixes the SDMMC Controllers address space to be exact defined register address range as per the design. SDMMC Controller supporting Command Queue has CQHCI registers at offset 0xF000. This fix helps to identify the Tegra SDMMC Controllers supporting Command Queue based on the size of address space. Signed-off-by: Sowjanya Komatineni --- arch/arm64/boot/dts/nvidia/tegra186.dtsi | 6 +++--- arch/arm64/boot/dts/nvidia/tegra194.dtsi | 4 ++-- 2 files changed, 5 insertions(+), 5 deletions(-) diff --git a/arch/arm64/boot/dts/nvidia/tegra186.dtsi b/arch/arm64/boot/dts/nvidia/tegra186.dtsi index 2f3c8e29520d..6fda3d6a7f3d 100644 --- a/arch/arm64/boot/dts/nvidia/tegra186.dtsi +++ b/arch/arm64/boot/dts/nvidia/tegra186.dtsi @@ -231,7 +231,7 @@ sdmmc1: sdhci@3400000 { compatible = "nvidia,tegra186-sdhci"; - reg = <0x0 0x03400000 0x0 0x10000>; + reg = <0x0 0x03400000 0x0 0x220>; interrupts = ; clocks = <&bpmp TEGRA186_CLK_SDMMC1>; clock-names = "sdhci"; @@ -256,7 +256,7 @@ sdmmc2: sdhci@3420000 { compatible = "nvidia,tegra186-sdhci"; - reg = <0x0 0x03420000 0x0 0x10000>; + reg = <0x0 0x03420000 0x0 0x220>; interrupts = ; clocks = <&bpmp TEGRA186_CLK_SDMMC2>; clock-names = "sdhci"; @@ -276,7 +276,7 @@ sdmmc3: sdhci@3440000 { compatible = "nvidia,tegra186-sdhci"; - reg = <0x0 0x03440000 0x0 0x10000>; + reg = <0x0 0x03440000 0x0 0x220>; interrupts = ; clocks = <&bpmp TEGRA186_CLK_SDMMC3>; clock-names = "sdhci"; diff --git a/arch/arm64/boot/dts/nvidia/tegra194.dtsi b/arch/arm64/boot/dts/nvidia/tegra194.dtsi index c2091bb16546..6510ef6492b1 100644 --- a/arch/arm64/boot/dts/nvidia/tegra194.dtsi +++ b/arch/arm64/boot/dts/nvidia/tegra194.dtsi @@ -295,7 +295,7 @@ sdmmc1: sdhci@3400000 { compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci"; - reg = <0x03400000 0x10000>; + reg = <0x03400000 0x220>; interrupts = ; clocks = <&bpmp TEGRA194_CLK_SDMMC1>; clock-names = "sdhci"; @@ -306,7 +306,7 @@ sdmmc3: sdhci@3440000 { compatible = "nvidia,tegra194-sdhci", "nvidia,tegra186-sdhci"; - reg = <0x03440000 0x10000>; + reg = <0x03440000 0x220>; interrupts = ; clocks = <&bpmp TEGRA194_CLK_SDMMC3>; clock-names = "sdhci"; -- 2.7.4