Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp4754864imu; Tue, 8 Jan 2019 05:52:42 -0800 (PST) X-Google-Smtp-Source: ALg8bN7HR6d2/qQwk3q5AAuA/u7EtdnmG/lHNRPxpQwEYHtyS2f8eZSV0ggF3kODHVF3s6Mtb7WI X-Received: by 2002:a63:9a09:: with SMTP id o9mr1555384pge.94.1546955562646; Tue, 08 Jan 2019 05:52:42 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1546955562; cv=none; d=google.com; s=arc-20160816; b=vw+Xhbv6p/fpV29KpgP16r/gej3W5rHNoR3BoNe3qZtwV3Um/peA7p0R1LQEKss1vb FNOoE30zYZ3dPpJ1XEZ80BtMDO4NuZIh7TqncvAEbl0maO5Oq3wiGTx285g36kflx58e iYuyiuiEThLtawJ4yUzdZTbSqpXv0acNZLeJqqOEvb6Y/7Voe0yW0ltPXwUYMfIJPIEd rLPjkJvyM8e6OHvj8mT54Q7dKHLMxkj25kyEqn/bOYwwaEu8kBe95FFYXjBQbNamUQNA n/cuCKYcyQ+Y7Oxtn5lb/P+L1ha/nuTGLZj8iK0H6jA0jV24VwGAENaepHMOSeTRzXf2 VnIQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=lWJ9zH3pOu1B3RU4gZ7cSmZSY1c0vlY5gq26QsKijk0=; b=SusGEBK8gmthg6Ckp7SyeafvnFgZqfRpxslCWr2Zs+6sXxuOKaHUQ0nnY1ElQM6g7U /ZmgI5MEqN+/+2CYORBZhFRVo0nIn01Ob2CyDPYFAXhQR7xEwJ8y8nSVa6kkrEvcLCwN d4SX+3TAe2/RTHVEmu5htARcsBTrDgK0P0CI5TynRNg7AGqpAFmk2en1wSa7sWmKGgaw El8CSnIL5+dLAjVHxZAKJauyd1dLsNaRxdshk0F1QjtXc987feeqlBqqepw8O86HLFAl 7VB2gykS+PVZcm4uxCMPmGxkGN+XOqny1sQsX7DtbcAo61e0cn6pUNWI7mlm1EXqoXZf cy5w== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id y25si24388078pgl.226.2019.01.08.05.52.27; Tue, 08 Jan 2019 05:52:42 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728681AbfAHNvP (ORCPT + 99 others); Tue, 8 Jan 2019 08:51:15 -0500 Received: from mail-sh2.amlogic.com ([58.32.228.45]:63162 "EHLO mail-sh2.amlogic.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728207AbfAHNvN (ORCPT ); Tue, 8 Jan 2019 08:51:13 -0500 Received: from localhost.localdomain (10.18.11.217) by mail-sh2.amlogic.com (10.18.11.6) with Microsoft SMTP Server id 15.0.1320.4; Tue, 8 Jan 2019 21:51:32 +0800 From: Jianxin Pan To: Jerome Brunet , Neil Armstrong CC: Yixun Lan , Jianxin Pan , Kevin Hilman , Carlo Caione , Michael Turquette , Stephen Boyd , Rob Herring , Miquel Raynal , Boris Brezillon , Martin Blumenstingl , Liang Yang , Jian Hu , Qiufang Dai , Hanjie Lin , Victor Wan , , , , Subject: [PATCH v9 3/4] clk: meson: add DT documentation for emmc clock controller Date: Tue, 8 Jan 2019 21:50:43 +0800 Message-ID: <1546955444-7549-4-git-send-email-jianxin.pan@amlogic.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1546955444-7549-1-git-send-email-jianxin.pan@amlogic.com> References: <1546955444-7549-1-git-send-email-jianxin.pan@amlogic.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.18.11.217] Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Yixun Lan Document the MMC sub clock controller driver, the potential consumer of this driver is MMC or NAND. Also add four clock bindings IDs which provided by this driver. Reviewed-by: Rob Herring Signed-off-by: Yixun Lan Signed-off-by: Jianxin Pan --- .../devicetree/bindings/clock/amlogic,mmc-clkc.txt | 39 ++++++++++++++++++++++ include/dt-bindings/clock/amlogic,mmc-clkc.h | 17 ++++++++++ 2 files changed, 56 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt create mode 100644 include/dt-bindings/clock/amlogic,mmc-clkc.h diff --git a/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt b/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt new file mode 100644 index 0000000..0f518e6 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/amlogic,mmc-clkc.txt @@ -0,0 +1,39 @@ +* Amlogic MMC Sub Clock Controller Driver + +The Amlogic MMC clock controller generates and supplies clock to support +MMC and NAND controller + +Required Properties: + +- compatible: should be: + "amlogic,gx-mmc-clkc" + "amlogic,axg-mmc-clkc" + +- #clock-cells: should be 1. +- clocks: phandles to clocks corresponding to the clock-names property +- clock-names: list of parent clock names + - "clkin0", "clkin1" + +- reg: address of emmc sub clock register + +Example: Clock controller node: + +sd_mmc_c_clkc: clock-controller@7000 { + compatible = "amlogic,axg-mmc-clkc", "syscon"; + reg = <0x0 0x7000 0x0 0x4>; + #clock-cells = <1>; + + clock-names = "clkin0", "clkin1"; + clocks = <&clkc CLKID_SD_MMC_C_CLK0>, + <&clkc CLKID_FCLK_DIV2>; +}; + +sd_emmc_b_clkc: clock-controller@5000 { + compatible = "amlogic,axg-mmc-clkc", "syscon"; + reg = <0x0 0x5000 0x0 0x4>; + + #clock-cells = <1>; + clock-names = "clkin0", "clkin1"; + clocks = <&clkc CLKID_SD_EMMC_B_CLK0>, + <&clkc CLKID_FCLK_DIV2>; +}; diff --git a/include/dt-bindings/clock/amlogic,mmc-clkc.h b/include/dt-bindings/clock/amlogic,mmc-clkc.h new file mode 100644 index 0000000..34a3c56 --- /dev/null +++ b/include/dt-bindings/clock/amlogic,mmc-clkc.h @@ -0,0 +1,17 @@ +/* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */ +/* + * Meson MMC sub clock tree IDs + * + * Copyright (c) 2018 Amlogic, Inc. All rights reserved. + * Author: Yixun Lan + */ + +#ifndef __MMC_CLKC_H +#define __MMC_CLKC_H + +#define CLKID_MMC_DIV 0 +#define CLKID_MMC_PHASE_CORE 1 +#define CLKID_MMC_PHASE_TX 2 +#define CLKID_MMC_PHASE_RX 3 + +#endif -- 1.9.1