Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp3236145imu; Sun, 13 Jan 2019 22:22:54 -0800 (PST) X-Google-Smtp-Source: ALg8bN5rnDg5EDt/i9wtEKMJ2mN/Md6r9fsGFtKeC32u3ML1WBiWHZnpqmbZuTYHC4aVojhV4pfb X-Received: by 2002:a65:6215:: with SMTP id d21mr21787691pgv.289.1547446974555; Sun, 13 Jan 2019 22:22:54 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1547446974; cv=none; d=google.com; s=arc-20160816; b=NpkY4q7ngZtEhLvsSuuhGtPj2PDXrGSLM9+yYO9W8CV3++UPhj+q7GLQhIsRKlZITB CPlaUNbOxxrrSawuKZhTrkHr/I69CxjDxXbbtHVG/MG0VaLg/nQIYTOR2Xi9yMV1/wKY oIPLqz49bKk4BWHAVgEI4F99YuXzhI46iuoAlqJV7KBu2S8UsLMBqwPVxgYB8fdyU5NR cHyeYfAjW0R1afYhismOYfzRAFMwRXkYhb6XAIJeFcYfDysb2B0PQp7WBbi4r3M4wvU9 ciK7Ako3ilfelQhn3JLDxqCVbhisfJMhsFkUaziuuTPOIk7m8Sz+xF/pT/OmC7ND8RjJ 5oXw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=qk6urxPIgJJYGoEW+onEogrBASL2VWd+ofU4Pr23QDg=; b=chsU2FQgBTjZH/dMiSUlouhyXxGwWWj7PoLHzEJ82YWwBp4rns9nexWK0VsJVp6aMr WszqPTAodEeQtiricqAwiGtCCMsTZvwqVOooix+pvTQ4KIa2K5LHIkGbFm6IQwtsk0tk SgXD17OZfS9W+UfORm2w2Z2Z+QvTWnZKOa9jSiPjewUGyy7QLVcaCWGhfDf8ROhW6A0j V5lvjPiKyNB5nW2LmL3XB11Sba3G0leNwTQ/Vy2EWh/4WH/2VTIZJaAOMDQvwrwzzhiO W82nCLcD3mbXa1MLBPAU9r9V5u08cV0BkP+aGav9qD13JnwDUvB13qEJWeZvKZYV9e/h Blbw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=UsKQj8oZ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t6si7648668plz.96.2019.01.13.22.22.39; Sun, 13 Jan 2019 22:22:54 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=UsKQj8oZ; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726649AbfANGU1 (ORCPT + 99 others); Mon, 14 Jan 2019 01:20:27 -0500 Received: from mail-pf1-f195.google.com ([209.85.210.195]:43620 "EHLO mail-pf1-f195.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726067AbfANGU1 (ORCPT ); Mon, 14 Jan 2019 01:20:27 -0500 Received: by mail-pf1-f195.google.com with SMTP id w73so9846882pfk.10; Sun, 13 Jan 2019 22:20:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=qk6urxPIgJJYGoEW+onEogrBASL2VWd+ofU4Pr23QDg=; b=UsKQj8oZ33fue4em3GCAo9MWSPlxltCxIb4VCrknsekLfiDbzC+Y9ngrHrPyId3Ew2 K0OQb4/Xfr3NptOo8A3UziE9xlYPs6q8ywhpfOa1oGMjKGlhtnJl1zfbl8r7VLJJIBzG UyMiE0pnDS14NRDNkGgAmNCmnWdu+a6RKhuyIrFkQCKgj1XBp51Rz3MP3ErUokz3aUBO kJPt0zdp3aVn4CfC+trGy3CLNGjtkfL0bQYRo8yHmtFFCAl6qokFaxGzOmILg9wT4R7p h39Gbe8CJ34SvTY/8g1M/IMbQ3jlxkqKJo4SethRXBxQbH2nWt9XYSvvAOIlT+WQloQA oNhw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=qk6urxPIgJJYGoEW+onEogrBASL2VWd+ofU4Pr23QDg=; b=BFfxd4DeUi2aSPIsbWQxFIiSppixtZUuO/MgAe1EbhNLfMXtEiDmBoAOBgYqZuPVCK GQvnzrK9Gvkm+N5m+u+Oqmve9HLh56AxjpwqrmU5XpYqHkw76WwfCq5+Ob76WPpID1ht uH2mUj/Oo5gFAU4uII68BmmnDEklvEDeJzQXGv2lLxs+apo+DLK8RxoKBPMBiKCyJDhB 0zFBmoz5RjPZ203DkoV27Oh14hCLf5BQzeG2i+aVu8G01V/JAb6QwTzdel+Od1/NqZmG K9xRbaVY0jOlOHa5RjyQSCWIgH+sk7SvwVKda1u0yuAyBVM9ip5tBmiTOytxmMIlsjsg sQ5w== X-Gm-Message-State: AJcUukeXcwm3NJaUZcFUfmHE1iJ2z7WoGimvBp6dNMe2ukQxeKrOCc76 BrOmNgw7tsXXq4tMPN4PajY= X-Received: by 2002:a65:62da:: with SMTP id m26mr21849195pgv.278.1547446826226; Sun, 13 Jan 2019 22:20:26 -0800 (PST) Received: from localhost.localdomain ([2001:268:c0a3:70f2:4411:7de2:8afe:823b]) by smtp.gmail.com with ESMTPSA id b7sm123033949pfa.52.2019.01.13.22.20.21 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Sun, 13 Jan 2019 22:20:25 -0800 (PST) From: William Breathitt Gray To: linus.walleij@linaro.org Cc: akpm@linux-foundation.org, linux-gpio@vger.kernel.org, linux-arch@vger.kernel.org, linux-kernel@vger.kernel.org, andriy.shevchenko@linux.intel.com, linux@rasmusvillemoes.dk, William Breathitt Gray Subject: [PATCH v8 5/8] gpio: gpio-mm: Utilize for_each_set_clump8 macro Date: Mon, 14 Jan 2019 15:21:02 +0900 Message-Id: X-Mailer: git-send-email 2.20.1 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Replace verbose implementation in get_multiple/set_multiple callbacks with for_each_set_clump8 macro to simplify code and improve clarity. Signed-off-by: William Breathitt Gray --- drivers/gpio/gpio-gpio-mm.c | 73 +++++++++++-------------------------- 1 file changed, 22 insertions(+), 51 deletions(-) diff --git a/drivers/gpio/gpio-gpio-mm.c b/drivers/gpio/gpio-gpio-mm.c index 8c150fd68d9d..4c1037a005ab 100644 --- a/drivers/gpio/gpio-gpio-mm.c +++ b/drivers/gpio/gpio-gpio-mm.c @@ -172,46 +172,26 @@ static int gpiomm_gpio_get(struct gpio_chip *chip, unsigned int offset) return !!(port_state & mask); } +static const size_t ports[] = { 0, 1, 2, 4, 5, 6 }; + static int gpiomm_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask, unsigned long *bits) { struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip); - size_t i; - static const size_t ports[] = { 0, 1, 2, 4, 5, 6 }; - const unsigned int gpio_reg_size = 8; - unsigned int bits_offset; - size_t word_index; - unsigned int word_offset; - unsigned long word_mask; - const unsigned long port_mask = GENMASK(gpio_reg_size - 1, 0); + unsigned int offset; + unsigned long gpio_mask; + const unsigned int ngpio = ARRAY_SIZE(ports) * 8; + unsigned int port_addr; unsigned long port_state; /* clear bits array to a clean slate */ bitmap_zero(bits, chip->ngpio); - /* get bits are evaluated a gpio port register at a time */ - for (i = 0; i < ARRAY_SIZE(ports); i++) { - /* gpio offset in bits array */ - bits_offset = i * gpio_reg_size; - - /* word index for bits array */ - word_index = BIT_WORD(bits_offset); - - /* gpio offset within current word of bits array */ - word_offset = bits_offset % BITS_PER_LONG; - - /* mask of get bits for current gpio within current word */ - word_mask = mask[word_index] & (port_mask << word_offset); - if (!word_mask) { - /* no get bits in this port so skip to next one */ - continue; - } - - /* read bits from current gpio port */ - port_state = inb(gpiommgpio->base + ports[i]); + for_each_set_clump8(offset, gpio_mask, mask, ngpio) { + port_addr = gpiommgpio->base + ports[offset / 8]; + port_state = inb(port_addr) & gpio_mask; - /* store acquired bits at respective bits array offset */ - bits[word_index] |= (port_state << word_offset) & word_mask; + bitmap_set_value8(bits, ngpio, port_state, offset); } return 0; @@ -242,37 +222,28 @@ static void gpiomm_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask, unsigned long *bits) { struct gpiomm_gpio *const gpiommgpio = gpiochip_get_data(chip); - unsigned int i; - const unsigned int gpio_reg_size = 8; - unsigned int port; - unsigned int out_port; + unsigned int offset; + unsigned long gpio_mask; + const unsigned int ngpio = ARRAY_SIZE(ports) * 8; + size_t index; + unsigned int port_addr; unsigned int bitmask; unsigned long flags; - /* set bits are evaluated a gpio register size at a time */ - for (i = 0; i < chip->ngpio; i += gpio_reg_size) { - /* no more set bits in this mask word; skip to the next word */ - if (!mask[BIT_WORD(i)]) { - i = (BIT_WORD(i) + 1) * BITS_PER_LONG - gpio_reg_size; - continue; - } + for_each_set_clump8(offset, gpio_mask, mask, ngpio) { + index = offset / 8; + port_addr = gpiommgpio->base + ports[index]; - port = i / gpio_reg_size; - out_port = (port > 2) ? port + 1 : port; - bitmask = mask[BIT_WORD(i)] & bits[BIT_WORD(i)]; + bitmask = bitmap_get_value8(bits, ngpio, offset) & gpio_mask; spin_lock_irqsave(&gpiommgpio->lock, flags); /* update output state data and set device gpio register */ - gpiommgpio->out_state[port] &= ~mask[BIT_WORD(i)]; - gpiommgpio->out_state[port] |= bitmask; - outb(gpiommgpio->out_state[port], gpiommgpio->base + out_port); + gpiommgpio->out_state[index] &= ~gpio_mask; + gpiommgpio->out_state[index] |= bitmask; + outb(gpiommgpio->out_state[index], port_addr); spin_unlock_irqrestore(&gpiommgpio->lock, flags); - - /* prepare for next gpio register set */ - mask[BIT_WORD(i)] >>= gpio_reg_size; - bits[BIT_WORD(i)] >>= gpio_reg_size; } } -- 2.20.1