Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp2392483imu; Thu, 24 Jan 2019 12:00:17 -0800 (PST) X-Google-Smtp-Source: ALg8bN7saFI2DFDm8c3dM+WW7ovOhjFXdTvemEAJ5FOJjbsCXtAToZlgsCzuO3UKVPkNi8G6TQr7 X-Received: by 2002:a62:2cf:: with SMTP id 198mr7935625pfc.67.1548360017289; Thu, 24 Jan 2019 12:00:17 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1548360017; cv=none; d=google.com; s=arc-20160816; b=ca8YfOHFXO63z3OxEryASzFuEIAr3VIijntlJhd7Up8XcaWDrC4UDNeMnphatdTxZp 22sXg+UmJ+/udkpMwkaVHt4+E8YpwB2qrS87eNHarRBG9GfO4bwZyUwxztN+YCZGvW1S MgKVJYW2eoCoQFCgCt+Im4yAH97Q40cAu8N11wD4k9mXgZlguaKfG298WVGzYDLGeNZg exua2HgwWKN8wiwSZpV3Rz3OCM4OEV4c3orQssONMFCTuqxgBajlys/j52n5XLSH1Vy5 yngY2SHu+/XtmpQ1TV5gS5GoqqT7hH55oLJjHNa8MR38QMmwqqjw2DbfXX4CKViUYxge 1wwA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=7/5Hsb2tbnBgyCik73JZ6QB0i9gQuu71ae0+ehEd1ME=; b=TAQEevp2gdc7EIjzD8/+8iV1C7y0ve6np+LywY43z+ps8bHpuRydRs5wxmgG9joNBd wplaTUwB4EjlspBn0HHdoTnB9TJ8NXPXl/uaM+/dE9zkDB4RV9PNEbOsOLRukQXjJH+6 jz7SsitBY1zR2JvkLyOwp0yKq6RFLbndY43fz0H3KFmD80CM9WlT78HVd+djv5+xiTqW hLqV1MT5kHIZrmdmEAnIvyGm5S7KE5Ta6QA3Kpy+J/Kp/drHnCnWftZz6aerXlkhAxg3 huasd8llUfpxVhH/m4Fvi1M2ygFoLUHiY1OoYNftODWDPWe79+86eV0ipoUap11yOAJr ONUg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=jtO8WY2z; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m10si21912217plt.295.2019.01.24.12.00.01; Thu, 24 Jan 2019 12:00:17 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@amarulasolutions.com header.s=google header.b=jtO8WY2z; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730517AbfAXT77 (ORCPT + 99 others); Thu, 24 Jan 2019 14:59:59 -0500 Received: from mail-pf1-f194.google.com ([209.85.210.194]:46644 "EHLO mail-pf1-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730950AbfAXT76 (ORCPT ); Thu, 24 Jan 2019 14:59:58 -0500 Received: by mail-pf1-f194.google.com with SMTP id c73so3509647pfe.13 for ; Thu, 24 Jan 2019 11:59:57 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=amarulasolutions.com; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=7/5Hsb2tbnBgyCik73JZ6QB0i9gQuu71ae0+ehEd1ME=; b=jtO8WY2z3Lecc100gdCc1MjGm53aU8DFsVHeQYUvKXnySWSqb5s0Gp9LOcim3SAoHf ZE+s8o+Byku0VqAXuYGzGDOKYXKnSqMqHSHXEdSntgXar5jlmfVDkXmeCd+jan4IYMJf Ru84/jOM1Rmqda/exVPryGA9U2Vgl29QOvFqM= X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=7/5Hsb2tbnBgyCik73JZ6QB0i9gQuu71ae0+ehEd1ME=; b=PmGn6ZGPbY3cBOJYzk1h/Ii7C8hLp8rfzYvCmwfN0czc/HTOlJyKrJk3tqyV671WHt c2Wjdd+mDCzArGwpPFvepRcgK+WSx2EWlyqS8rCJ9rpI/mPtzuZ5p+Gqyp4cR0S1cXxS 8hB0WkwAqmL8KN5B9C/gqvQ9gkK7FDG4Bx8tIXVbEtWRI412wxHJlyP7r/qKPnRe++wS op0oscpzECNv2zMYojxnJvIwHHc//TwQnuzgiElHnghuyhzTIiIsXydhAfwb/1MX7F65 MiAcl8lS80pGB4RxMH2JQkSr6Z2ryCP1UXKCjlx5IEgHvvUuWAZDKBPadjaem0/peRHe 8kMw== X-Gm-Message-State: AJcUukdGoVDWjDklXyM3vpEXIR/6iLuK3/7l44XQLc62NMGloc04jsoj 6aNOeA73lbOjqx+Qrs4c0JiJwA== X-Received: by 2002:a62:60c5:: with SMTP id u188mr7930583pfb.4.1548359997052; Thu, 24 Jan 2019 11:59:57 -0800 (PST) Received: from localhost.localdomain ([115.97.179.75]) by smtp.gmail.com with ESMTPSA id x11sm61637003pfe.72.2019.01.24.11.59.51 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Thu, 24 Jan 2019 11:59:56 -0800 (PST) From: Jagan Teki To: Maxime Ripard , David Airlie , Daniel Vetter , Chen-Yu Tsai , Michael Turquette , Rob Herring , Mark Rutland Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-clk@vger.kernel.org, dri-devel@lists.freedesktop.org, devicetree@vger.kernel.org, Michael Trimarchi , linux-amarula@amarulasolutions.com, linux-sunxi@googlegroups.com, Jagan Teki Subject: [PATCH v6 07/22] drm/sun4i: sun6i_mipi_dsi: Setup burst mode Date: Fri, 25 Jan 2019 01:28:45 +0530 Message-Id: <20190124195900.22620-8-jagan@amarulasolutions.com> X-Mailer: git-send-email 2.18.0.321.gffc6fa0e3 In-Reply-To: <20190124195900.22620-1-jagan@amarulasolutions.com> References: <20190124195900.22620-1-jagan@amarulasolutions.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Setting up burst mode display would require to compute - Horizontal timing edge values to fill burst drq register - Line, sync values to fill burst line register Since there is no direct documentation for these computations the edge and line formulas are taken from BSP code (from linux-sunxi/ drivers/video/sunxi/disp2/disp/de/lowlevel_sun50iw1/de_dsi.c) line_num = panel->lcd_ht*dsi_pixel_bits[panel->lcd_dsi_format]/ (8*panel->lcd_dsi_lane); edge1 = sync_point+(panel->lcd_x+panel->lcd_hbp+20)* dsi_pixel_bits[panel->lcd_dsi_format] /(8*panel->lcd_dsi_lane); edge1 = (edge1>line_num)?line_num:edge1; edge0 = edge1+(panel->lcd_x+40)*tcon_div/8; edge0 = (edge0>line_num)?(edge0-line_num):1; Signed-off-by: Jagan Teki --- drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c | 70 ++++++++++++++++++++++++-- 1 file changed, 67 insertions(+), 3 deletions(-) diff --git a/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c b/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c index 2aeaa19a8d1e..46ad142e66e8 100644 --- a/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c +++ b/drivers/gpu/drm/sun4i/sun6i_mipi_dsi.c @@ -355,6 +355,41 @@ static void sun6i_dsi_inst_init(struct sun6i_dsi *dsi, SUN6I_DSI_INST_JUMP_CFG_NUM(1)); }; +static u32 sun6i_dsi_get_edge1(struct sun6i_dsi *dsi, + struct drm_display_mode *mode, u32 sync_point) +{ + struct mipi_dsi_device *device = dsi->device; + unsigned int bpp = mipi_dsi_pixel_format_to_bpp(device->format); + u32 hact_sync_bp; + + /* Horizontal timings duration excluding front porch */ + hact_sync_bp = (mode->hdisplay + mode->htotal - mode->hsync_start); + + return (sync_point + ((hact_sync_bp + 20) * bpp / (8 * device->lanes))); +} + +static u32 sun6i_dsi_get_edge0(struct sun6i_dsi *dsi, + struct drm_display_mode *mode, u32 edge1) +{ + struct sun4i_tcon *tcon = dsi->tcon; + unsigned long dclk_rate, dclk_parent_rate, tcon0_div; + + dclk_rate = clk_get_rate(tcon->dclk); + dclk_parent_rate = clk_get_rate(clk_get_parent(tcon->dclk)); + tcon0_div = dclk_parent_rate / dclk_rate; + + return (edge1 + (mode->hdisplay + 40) * tcon0_div / 8); +} + +static u32 sun6i_dsi_get_line_num(struct sun6i_dsi *dsi, + struct drm_display_mode *mode) +{ + struct mipi_dsi_device *device = dsi->device; + unsigned int bpp = mipi_dsi_pixel_format_to_bpp(device->format); + + return (mode->htotal * bpp / (8 * device->lanes)); +} + static int sun6i_dsi_get_drq(struct sun6i_dsi *dsi, struct drm_display_mode *mode) { @@ -404,8 +439,32 @@ static u16 sun6i_dsi_get_video_start_delay(struct sun6i_dsi *dsi, static void sun6i_dsi_setup_burst(struct sun6i_dsi *dsi, struct drm_display_mode *mode) { - regmap_write(dsi->regs, SUN6I_DSI_TCON_DRQ_REG, - sun6i_dsi_get_drq(dsi, mode)); + struct mipi_dsi_device *device = dsi->device; + u32 sync_point = 40; + u32 line_num = sun6i_dsi_get_line_num(dsi, mode); + u32 edge1 = sun6i_dsi_get_edge1(dsi, mode, sync_point); + u32 edge0 = sun6i_dsi_get_edge0(dsi, mode, edge1); + u32 val; + + if (edge1 > line_num) + edge1 = line_num; + + if (edge0 > line_num) + edge0 -= line_num; + else + edge0 = 1; + + regmap_write(dsi->regs, SUN6I_DSI_BURST_DRQ_REG, + SUN6I_DSI_BURST_DRQ_EDGE1(edge1) | + SUN6I_DSI_BURST_DRQ_EDGE0(edge0)); + regmap_write(dsi->regs, SUN6I_DSI_BURST_LINE_REG, + SUN6I_DSI_BURST_LINE_NUM(line_num) | + SUN6I_DSI_BURST_LINE_SYNC_POINT(sync_point)); + + /* enable burst mode */ + regmap_read(dsi->regs, SUN6I_DSI_BASIC_CTL_REG, &val); + val |= SUN6I_DSI_BASIC_CTL_VIDEO_BURST; + regmap_write(dsi->regs, SUN6I_DSI_BASIC_CTL_REG, val); } static void sun6i_dsi_setup_inst_loop(struct sun6i_dsi *dsi, @@ -667,7 +726,12 @@ static void sun6i_dsi_encoder_enable(struct drm_encoder *encoder) SUN6I_DSI_BASIC_CTL1_VIDEO_PRECISION | SUN6I_DSI_BASIC_CTL1_VIDEO_MODE); - sun6i_dsi_setup_burst(dsi, mode); + regmap_write(dsi->regs, SUN6I_DSI_TCON_DRQ_REG, + sun6i_dsi_get_drq(dsi, mode)); + + if (device->mode_flags & MIPI_DSI_MODE_VIDEO_BURST) + sun6i_dsi_setup_burst(dsi, mode); + sun6i_dsi_setup_inst_loop(dsi, mode); sun6i_dsi_setup_format(dsi, mode); sun6i_dsi_setup_timings(dsi, mode); -- 2.18.0.321.gffc6fa0e3