Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp7140299imu; Thu, 31 Jan 2019 05:42:44 -0800 (PST) X-Google-Smtp-Source: ALg8bN5exnskYox6XIidfcvdMWubSXpW+ZpJnND/vAjWqoqDW4SRnYPDybvROzmNtrJs7MHisKtv X-Received: by 2002:aa7:8045:: with SMTP id y5mr34561449pfm.62.1548942164870; Thu, 31 Jan 2019 05:42:44 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1548942164; cv=none; d=google.com; s=arc-20160816; b=ESsDx56z3QIHecmYsikW0PN6PDulu2g5prhn2kTT01ryCcBwUCbeS6awFaD9rj5l0p jccyQNWxLrD7XRXBbKhctDeAdyPfv4u6KaEgcikG9y9lYy/LdIuR2dkjCSpigToiK1fu AVLg49bLVOI/ueJ0t9Dp5avD/Wnl+DGsRVzRZ1BMnfqZN0lbl2DrstKGSsKj5aP8kxx3 AEmCEk3o9tU5Nqp9jbprrskchHUMEsa1blyvcexLo8RxPqkhKOHT/UexrvUqBAOziaEL 6FUoVsfJjYIzfaqpYf2AUEooE71fdg0h/fJYG7VAr930BDHDsXkr9uDe2D/Ej8Pq1KDt ZEDw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=5X77WcQ60mqtfJVB+WwYLABh83PR6pOA8m2PXMgwFcg=; b=xxn+sCXS8ri9PMgEURFFtw4xU7c3jyPv7g3vA+NMHCBRKpTZWtvmgFSjoGt5jFSSTO k0rHMGsC201gwTmuXwqwrWomRzkjR8f2FFoKi4vwuBT3xMCOinG7Jfl20vFC3+vHhUWe 74CGfxmHUGLWsyaj4ZkSf52o3z6WBx94M50GyjvBAN8Jdb5loeBWFDmtsgm/trrs/YKT NDUkXH1Jqr8G8+SX/PlFPTzMhxPYAeRlMwB6pMsCLsbrVJnzwcySvgRmFpSGaJl+P7EJ d0dEXtF1EQJQqv3GTx81F7sE0tbZZJ2r85JvCwNcQhbNE7qTmMM0tsmKtiolWJ+nlVQv KYQA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@bgdev-pl.20150623.gappssmtp.com header.s=20150623 header.b=xH1swiOa; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l10si5077969pls.162.2019.01.31.05.42.29; Thu, 31 Jan 2019 05:42:44 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@bgdev-pl.20150623.gappssmtp.com header.s=20150623 header.b=xH1swiOa; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2387614AbfAaNjt (ORCPT + 99 others); Thu, 31 Jan 2019 08:39:49 -0500 Received: from mail-wr1-f66.google.com ([209.85.221.66]:38378 "EHLO mail-wr1-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S2387583AbfAaNjp (ORCPT ); Thu, 31 Jan 2019 08:39:45 -0500 Received: by mail-wr1-f66.google.com with SMTP id v13so3329073wrw.5 for ; Thu, 31 Jan 2019 05:39:43 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=bgdev-pl.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=5X77WcQ60mqtfJVB+WwYLABh83PR6pOA8m2PXMgwFcg=; b=xH1swiOa4RczcuMoR3Lxo733EPEknZ6C/zYldttIK3Abr6t8wjUroF/hrx4zQL7mWj 5IfDh2jMdtUHGlCmIB3s9z2MCovHefOT+NshILcYymLv3qnhaCjdJ5PAxizUoj6ZYeq6 KLRQQqC0i//AE+nba07I/JVZpdyQVfA0dnOgbrxWJXa5OMcUSjlDQabcZzErbI03c8SV YY0VEk2ReNILuf0zUvXLk/ooUFeRPefE/naFH+yg8yjJc6uwhPTlh+kso75ihEQF+mwS 8WlG2fCufcy9iI3kdhpmw7rpWD25s6XgQleMyRnw7BkZAuhPV74OhoVfuBZvXfBhrZX6 1+ww== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=5X77WcQ60mqtfJVB+WwYLABh83PR6pOA8m2PXMgwFcg=; b=ZPz/mxXoaiPYJFJDf7xh/VzSEZrWRA05WMpoZIU8Sr6u3JnieDgObpLc2MqUz9f5s3 iznu8cm5MMB03fzValwUXOhKBHM46SQa4xvPD1oGb58WZsj9QP9ocdnMZj7fhBILr+A6 yhdY3RoBT69PbgE/yCUytQVdvgel7+hPfZW+dioEoqGjbXf8sRmMTT0Jkv6hewEqfB3+ 90bIau75WcIqaCG7275eK+QsSkeKco2z/Gav6ZEbrBzaiz4bKeJQuoI0IiroHxlZ/7JF JUPwyWc8C62U0zPiwOF/2yvKHr1Iv+Q3qEPnrwcw9E9Sm9QgOrL/tM+IGTkTrahoICZx UxaQ== X-Gm-Message-State: AJcUukek40AJiULCje9L2iSBEgf2J9hVKQ6jw9KvXcvfp+NIi4IMNzD3 y0D1OFYkaTEPqOSjy0FrP4URin4V/+M= X-Received: by 2002:adf:b102:: with SMTP id l2mr33375505wra.296.1548941983116; Thu, 31 Jan 2019 05:39:43 -0800 (PST) Received: from debian-brgl.home ([2a01:cb1d:af:5b00:6d6c:8493:1ab5:dad7]) by smtp.gmail.com with ESMTPSA id h10sm5479768wmf.44.2019.01.31.05.39.41 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Thu, 31 Jan 2019 05:39:42 -0800 (PST) From: Bartosz Golaszewski To: Sekhar Nori , Kevin Hilman , Thomas Gleixner , Jason Cooper , Marc Zyngier Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Bartosz Golaszewski Subject: [PATCH 02/35] ARM: davinci: select GENERIC_IRQ_MULTI_HANDLER Date: Thu, 31 Jan 2019 14:38:55 +0100 Message-Id: <20190131133928.17985-3-brgl@bgdev.pl> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190131133928.17985-1-brgl@bgdev.pl> References: <20190131133928.17985-1-brgl@bgdev.pl> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Bartosz Golaszewski In order to support SPARSE_IRQ we first need to make davinci use the generic irq handler for ARM. Translate the legacy assembly to C and put the irq handlers into their respective drivers (aintc and cp-intc). Signed-off-by: Bartosz Golaszewski --- arch/arm/Kconfig | 1 + arch/arm/mach-davinci/cp_intc.c | 13 +++++++ .../mach-davinci/include/mach/entry-macro.S | 39 ------------------- arch/arm/mach-davinci/irq.c | 21 ++++++++++ 4 files changed, 35 insertions(+), 39 deletions(-) delete mode 100644 arch/arm/mach-davinci/include/mach/entry-macro.S diff --git a/arch/arm/Kconfig b/arch/arm/Kconfig index 664e918e2624..f7770fdcad68 100644 --- a/arch/arm/Kconfig +++ b/arch/arm/Kconfig @@ -589,6 +589,7 @@ config ARCH_DAVINCI select GENERIC_ALLOCATOR select GENERIC_CLOCKEVENTS select GENERIC_IRQ_CHIP + select GENERIC_IRQ_MULTI_HANDLER select GPIOLIB select HAVE_IDE select PM_GENERIC_DOMAINS if PM diff --git a/arch/arm/mach-davinci/cp_intc.c b/arch/arm/mach-davinci/cp_intc.c index 67805ca74ff8..b9aec3c48a6a 100644 --- a/arch/arm/mach-davinci/cp_intc.c +++ b/arch/arm/mach-davinci/cp_intc.c @@ -19,6 +19,7 @@ #include #include +#include #include #include "cp_intc.h" @@ -97,6 +98,16 @@ static struct irq_chip cp_intc_irq_chip = { static struct irq_domain *cp_intc_domain; +static asmlinkage void __exception_irq_entry +cp_intc_handle_irq(struct pt_regs *regs) +{ + int irqnr = cp_intc_read(CP_INTC_PRIO_IDX); + + irqnr &= 0xff; + + handle_domain_irq(cp_intc_domain, irqnr, regs); +} + static int cp_intc_host_map(struct irq_domain *h, unsigned int virq, irq_hw_number_t hw) { @@ -196,6 +207,8 @@ int __init cp_intc_of_init(struct device_node *node, struct device_node *parent) return -EINVAL; } + set_handle_irq(cp_intc_handle_irq); + /* Enable global interrupt */ cp_intc_write(1, CP_INTC_GLOBAL_ENABLE); diff --git a/arch/arm/mach-davinci/include/mach/entry-macro.S b/arch/arm/mach-davinci/include/mach/entry-macro.S deleted file mode 100644 index cf5f573eb5fd..000000000000 --- a/arch/arm/mach-davinci/include/mach/entry-macro.S +++ /dev/null @@ -1,39 +0,0 @@ -/* - * Low-level IRQ helper macros for TI DaVinci-based platforms - * - * Author: Kevin Hilman, MontaVista Software, Inc. - * - * 2007 (c) MontaVista Software, Inc. This file is licensed under - * the terms of the GNU General Public License version 2. This program - * is licensed "as is" without any warranty of any kind, whether express - * or implied. - */ -#include - - .macro get_irqnr_preamble, base, tmp - ldr \base, =davinci_intc_base - ldr \base, [\base] - .endm - - .macro get_irqnr_and_base, irqnr, irqstat, base, tmp -#if defined(CONFIG_AINTC) && defined(CONFIG_CP_INTC) - ldr \tmp, =davinci_intc_type - ldr \tmp, [\tmp] - cmp \tmp, #DAVINCI_INTC_TYPE_CP_INTC - beq 1001f -#endif -#if defined(CONFIG_AINTC) - ldr \tmp, [\base, #0x14] - movs \tmp, \tmp, lsr #2 - sub \irqnr, \tmp, #1 - b 1002f -#endif -#if defined(CONFIG_CP_INTC) -1001: ldr \irqnr, [\base, #0x80] /* get irq number */ - mov \tmp, \irqnr, lsr #31 - and \irqnr, \irqnr, #0xff /* irq is in bits 0-9 */ - and \tmp, \tmp, #0x1 - cmp \tmp, #0x1 -#endif -1002: - .endm diff --git a/arch/arm/mach-davinci/irq.c b/arch/arm/mach-davinci/irq.c index 952dc126c390..3bbbef78d9ac 100644 --- a/arch/arm/mach-davinci/irq.c +++ b/arch/arm/mach-davinci/irq.c @@ -28,11 +28,13 @@ #include #include #include +#include #define FIQ_REG0_OFFSET 0x0000 #define FIQ_REG1_OFFSET 0x0004 #define IRQ_REG0_OFFSET 0x0008 #define IRQ_REG1_OFFSET 0x000C +#define IRQ_IRQENTRY_OFFSET 0x0014 #define IRQ_ENT_REG0_OFFSET 0x0018 #define IRQ_ENT_REG1_OFFSET 0x001C #define IRQ_INCTL_REG_OFFSET 0x0020 @@ -45,6 +47,11 @@ static inline void davinci_irq_writel(unsigned long value, int offset) __raw_writel(value, davinci_intc_base + offset); } +static inline unsigned long davinci_irq_readl(int offset) +{ + return __raw_readl(davinci_intc_base + offset); +} + static __init void davinci_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num) { @@ -69,6 +76,19 @@ davinci_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num) IRQ_NOREQUEST | IRQ_NOPROBE, 0); } +static asmlinkage void __exception_irq_entry +davinci_handle_irq(struct pt_regs *regs) +{ + int irqnr = davinci_irq_readl(IRQ_IRQENTRY_OFFSET); + struct pt_regs *old_regs = set_irq_regs(regs); + + irqnr >>= 2; + irqnr -= 1; + + generic_handle_irq(irqnr); + set_irq_regs(old_regs); +} + /* ARM Interrupt Controller Initialization */ void __init davinci_irq_init(void) { @@ -114,4 +134,5 @@ void __init davinci_irq_init(void) davinci_alloc_gc(davinci_intc_base + j, i, 32); irq_set_handler(IRQ_TINT1_TINT34, handle_level_irq); + set_handle_irq(davinci_handle_irq); } -- 2.20.1