Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp7224446imu; Thu, 31 Jan 2019 07:00:42 -0800 (PST) X-Google-Smtp-Source: ALg8bN6Zg2M+y8BiiVVqIsgUwJe7Vy0eXm9nCED0aotQaMTkAjCmTA1E8obsVY2zbM0T7w8Wwvfe X-Received: by 2002:a17:902:33c2:: with SMTP id b60mr35092214plc.211.1548946842620; Thu, 31 Jan 2019 07:00:42 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1548946842; cv=none; d=google.com; s=arc-20160816; b=0TiABLJDb0ttCUD5m4XY1AKMxG6TfbxJewrlFgOkd/zMnr8asEpZDOJrbjC6ETaUz6 u1CV6DvJKcyUyhCgfqsQLiYglgRTuFrFksf4bVETyeJfs7JFhEuKFk9z6mO3AWTkVT54 f8eIYwWvbUetm84hJwigejjOZJWEp3JPaCanwn4koZxLqSu6i1+mqMWnn2KS9jvmFmCJ BItirMp3jipoc/rAuMFPaDczq7g9St+1QsyPvo902mWl6NbqTZmufbmwRcjrj4jDLQHH w7cj2bCZlwrRmwP6PxqVtEPB41HRbSR6gAu7esSCuX4hY7kBHP0n5TJgeDPDjz3n3Xct mFUA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=2GKnNo5Kz2rSNvm4XQkVZPV6MYaypZi4oz6HyEPxsiU=; b=dMKSqGjNDQYak2wu5pfD8eHjMjFKuXC0GVzd5+t2iEDmQrz8i/c9MrwWg1KtyCmhr3 qjtrGSm0BdvZgsmrsBtrlZHk1bNkQrGDIq3I7/V36izxOLH690GjfcN9ShH7rBSYQVuv +WRsLokFfydzCdGfToUa3RGYj9VAteFSz+5nL8RF9XtGBkq2324WqGsTxwwmT/ot0om3 URuCpCwzHUismfpEQcbJwaetmz9BzCoZh8U1jGKKYJ50ZfjkUWyWzLAVLGaPIzYILgS/ A+J9SU7Dd9IllgIU2Cz1IvX34ZtIDJZjZmw5mOCrbY+ZXtAHCUmUKD85Aed0OPoo0Aqg nbgw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n24si4355473pgv.119.2019.01.31.07.00.26; Thu, 31 Jan 2019 07:00:42 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732504AbfAaO73 (ORCPT + 99 others); Thu, 31 Jan 2019 09:59:29 -0500 Received: from usa-sjc-mx-foss1.foss.arm.com ([217.140.101.70]:45502 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731033AbfAaO72 (ORCPT ); Thu, 31 Jan 2019 09:59:28 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 0ED0BEBD; Thu, 31 Jan 2019 06:59:28 -0800 (PST) Received: from e112298-lin.cambridge.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.72.51.249]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id E5F0D3F59C; Thu, 31 Jan 2019 06:59:25 -0800 (PST) From: Julien Thierry To: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org, daniel.thompson@linaro.org, joel@joelfernandes.org, marc.zyngier@arm.com, christoffer.dall@arm.com, james.morse@arm.com, catalin.marinas@arm.com, will.deacon@arm.com, mark.rutland@arm.com, Julien Thierry , Russell King Subject: [PATCH v10 05/25] arm/arm64: gic-v3: Add PMR and RPR accessors Date: Thu, 31 Jan 2019 14:58:43 +0000 Message-Id: <1548946743-38979-6-git-send-email-julien.thierry@arm.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1548946743-38979-1-git-send-email-julien.thierry@arm.com> References: <1548946743-38979-1-git-send-email-julien.thierry@arm.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Add helper functions to access system registers related to interrupt priorities: PMR and RPR. Signed-off-by: Julien Thierry Reviewed-by: Mark Rutland Acked-by: Catalin Marinas Reviewed-by: Marc Zyngier Cc: Russell King Cc: Catalin Marinas Cc: Will Deacon Cc: Marc Zyngier --- arch/arm/include/asm/arch_gicv3.h | 16 ++++++++++++++++ arch/arm64/include/asm/arch_gicv3.h | 15 +++++++++++++++ 2 files changed, 31 insertions(+) diff --git a/arch/arm/include/asm/arch_gicv3.h b/arch/arm/include/asm/arch_gicv3.h index 0bd5307..bef0b5d 100644 --- a/arch/arm/include/asm/arch_gicv3.h +++ b/arch/arm/include/asm/arch_gicv3.h @@ -34,6 +34,7 @@ #define ICC_SRE __ACCESS_CP15(c12, 0, c12, 5) #define ICC_IGRPEN1 __ACCESS_CP15(c12, 0, c12, 7) #define ICC_BPR1 __ACCESS_CP15(c12, 0, c12, 3) +#define ICC_RPR __ACCESS_CP15(c12, 0, c11, 3) #define __ICC_AP0Rx(x) __ACCESS_CP15(c12, 0, c8, 4 | x) #define ICC_AP0R0 __ICC_AP0Rx(0) @@ -245,6 +246,21 @@ static inline void gic_write_bpr1(u32 val) write_sysreg(val, ICC_BPR1); } +static inline u32 gic_read_pmr(void) +{ + return read_sysreg(ICC_PMR); +} + +static inline void gic_write_pmr(u32 val) +{ + write_sysreg(val, ICC_PMR); +} + +static inline u32 gic_read_rpr(void) +{ + return read_sysreg(ICC_RPR); +} + /* * Even in 32bit systems that use LPAE, there is no guarantee that the I/O * interface provides true 64bit atomic accesses, so using strd/ldrd doesn't diff --git a/arch/arm64/include/asm/arch_gicv3.h b/arch/arm64/include/asm/arch_gicv3.h index e278f94..37193e2 100644 --- a/arch/arm64/include/asm/arch_gicv3.h +++ b/arch/arm64/include/asm/arch_gicv3.h @@ -114,6 +114,21 @@ static inline void gic_write_bpr1(u32 val) write_sysreg_s(val, SYS_ICC_BPR1_EL1); } +static inline u32 gic_read_pmr(void) +{ + return read_sysreg_s(SYS_ICC_PMR_EL1); +} + +static inline void gic_write_pmr(u32 val) +{ + write_sysreg_s(val, SYS_ICC_PMR_EL1); +} + +static inline u32 gic_read_rpr(void) +{ + return read_sysreg_s(SYS_ICC_RPR_EL1); +} + #define gic_read_typer(c) readq_relaxed(c) #define gic_write_irouter(v, c) writeq_relaxed(v, c) #define gic_read_lpir(c) readq_relaxed(c) -- 1.9.1