Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp7225154imu; Thu, 31 Jan 2019 07:01:13 -0800 (PST) X-Google-Smtp-Source: ALg8bN4rGraz0Ih5NDfg7ivl40rj2wom9aOI3MxLCq9F01mUiJ2llW+Mec+ZEOxUGrr+nSaD9Hw/ X-Received: by 2002:a63:4e15:: with SMTP id c21mr31892629pgb.50.1548946873542; Thu, 31 Jan 2019 07:01:13 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1548946873; cv=none; d=google.com; s=arc-20160816; b=Vh+WT+uYzicV2YxiW10cqc6iiRWcPsX+9azwTmFvtTpc9NmEcK+uwrNImSmc3PKQt6 yLObyQyVe0uA4arxQb/8u2ShBzQ2XEoyd6vu+8QikkbFw5IxIqUnafbqjThV6x9u+ySh dvuTzs99O3gcyg4WG9v8TIHKdGffVrfIZn62MAN56YsfhNZiddcDEW4CYz0RkZfHKANU 5StAKYpEqw2Pfkvq70S/pGJlBwu7pPnNpEjY+k46ls1SifA2TOUDG2Ddj4KukifxFQ+W HJLo+e4pSKf6nzynt1L+K7zNSeB9NIDgD+28Uc3YmlMUuGNNzMrS85jAAu7MEL5EZRGW Ll/A== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=vOiqOWJoZxxSVPDyKptT7RQCdamoUDodY2mgB0TiG2g=; b=scyDqZaA/YhAieCzMscJ4uTH2TNDg0qu0HQur+hFzLM9Cy/3tbOB0HOjJuVscR28Fs L/R3cGCEebaTBMfm/l/47D0KBLkArV+WhkIjUc/OeNoowHL2oHC3WJSCP65a8gcmYWrQ M7dPJsHEfx/rXc3KEJ2nMhuSibcnwF8ecJ+LbHwV6GoOJirIbqApZvoBh9XC6e9UR/8i mK6XX2hG8Zzojh+w38SDl5YGKFajBDxZAAqqAzY/wFRpSTVUgbKXZ3GApg3r8j0D4xMx 9U7WJrOUYxxNApZI+5sKz1l9RjifeE8a1cCmt3EQVYh/YEM+yF6xNoJKDo5bYVdq814Z iwcw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id bd3si4718097plb.286.2019.01.31.07.00.57; Thu, 31 Jan 2019 07:01:13 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732563AbfAaO7c (ORCPT + 99 others); Thu, 31 Jan 2019 09:59:32 -0500 Received: from usa-sjc-mx-foss1.foss.arm.com ([217.140.101.70]:45516 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1731033AbfAaO7b (ORCPT ); Thu, 31 Jan 2019 09:59:31 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 8DBB81596; Thu, 31 Jan 2019 06:59:30 -0800 (PST) Received: from e112298-lin.cambridge.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.72.51.249]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 4E9D93F59C; Thu, 31 Jan 2019 06:59:28 -0800 (PST) From: Julien Thierry To: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org, daniel.thompson@linaro.org, joel@joelfernandes.org, marc.zyngier@arm.com, christoffer.dall@arm.com, james.morse@arm.com, catalin.marinas@arm.com, will.deacon@arm.com, mark.rutland@arm.com, Julien Thierry , Thomas Gleixner , Jason Cooper Subject: [PATCH v10 06/25] irqchip/gic-v3: Switch to PMR masking before calling IRQ handler Date: Thu, 31 Jan 2019 14:58:44 +0000 Message-Id: <1548946743-38979-7-git-send-email-julien.thierry@arm.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1548946743-38979-1-git-send-email-julien.thierry@arm.com> References: <1548946743-38979-1-git-send-email-julien.thierry@arm.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Mask the IRQ priority through PMR and re-enable IRQs at CPU level, allowing only higher priority interrupts to be received during interrupt handling. Signed-off-by: Julien Thierry Acked-by: Catalin Marinas Acked-by: Marc Zyngier Cc: Catalin Marinas Cc: Will Deacon Cc: Thomas Gleixner Cc: Jason Cooper Cc: Marc Zyngier --- arch/arm/include/asm/arch_gicv3.h | 17 +++++++++++++++++ arch/arm64/include/asm/arch_gicv3.h | 17 +++++++++++++++++ drivers/irqchip/irq-gic-v3.c | 5 +++++ 3 files changed, 39 insertions(+) diff --git a/arch/arm/include/asm/arch_gicv3.h b/arch/arm/include/asm/arch_gicv3.h index bef0b5d..f6f485f 100644 --- a/arch/arm/include/asm/arch_gicv3.h +++ b/arch/arm/include/asm/arch_gicv3.h @@ -363,5 +363,22 @@ static inline void gits_write_vpendbaser(u64 val, void * __iomem addr) #define gits_read_vpendbaser(c) __gic_readq_nonatomic(c) +static inline bool gic_prio_masking_enabled(void) +{ + return false; +} + +static inline void gic_pmr_mask_irqs(void) +{ + /* Should not get called. */ + WARN_ON_ONCE(true); +} + +static inline void gic_arch_enable_irqs(void) +{ + /* Should not get called. */ + WARN_ON_ONCE(true); +} + #endif /* !__ASSEMBLY__ */ #endif /* !__ASM_ARCH_GICV3_H */ diff --git a/arch/arm64/include/asm/arch_gicv3.h b/arch/arm64/include/asm/arch_gicv3.h index 37193e2..b5f8142 100644 --- a/arch/arm64/include/asm/arch_gicv3.h +++ b/arch/arm64/include/asm/arch_gicv3.h @@ -155,5 +155,22 @@ static inline u32 gic_read_rpr(void) #define gits_write_vpendbaser(v, c) writeq_relaxed(v, c) #define gits_read_vpendbaser(c) readq_relaxed(c) +static inline bool gic_prio_masking_enabled(void) +{ + return system_uses_irq_prio_masking(); +} + +static inline void gic_pmr_mask_irqs(void) +{ + /* Should not get called yet. */ + WARN_ON_ONCE(true); +} + +static inline void gic_arch_enable_irqs(void) +{ + /* Should not get called yet. */ + WARN_ON_ONCE(true); +} + #endif /* __ASSEMBLY__ */ #endif /* __ASM_ARCH_GICV3_H */ diff --git a/drivers/irqchip/irq-gic-v3.c b/drivers/irqchip/irq-gic-v3.c index 0868a9d..8148a92 100644 --- a/drivers/irqchip/irq-gic-v3.c +++ b/drivers/irqchip/irq-gic-v3.c @@ -356,6 +356,11 @@ static asmlinkage void __exception_irq_entry gic_handle_irq(struct pt_regs *regs irqnr = gic_read_iar(); + if (gic_prio_masking_enabled()) { + gic_pmr_mask_irqs(); + gic_arch_enable_irqs(); + } + if (likely(irqnr > 15 && irqnr < 1020) || irqnr >= 8192) { int err; -- 1.9.1