Received: by 2002:ad5:474a:0:0:0:0:0 with SMTP id i10csp7225773imu; Thu, 31 Jan 2019 07:01:40 -0800 (PST) X-Google-Smtp-Source: ALg8bN7C1/xVathw8NoLLh14JWli3YrVavr0+oB+YxFgaQiJV1mWwjtUXEUW8uJnAmAVBh+X7BHF X-Received: by 2002:a63:c451:: with SMTP id m17mr31578678pgg.27.1548946900369; Thu, 31 Jan 2019 07:01:40 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1548946900; cv=none; d=google.com; s=arc-20160816; b=wycdkdQEQf1kWRsoYDo6vozvela5YkWSmAl1s7UuF3K/HTVb2KpahCRxqtUcMWMdW1 c/SEFJCXf+DaFxkQlTmeUiJssjmMwcWlW6TJZeXoyhk3hD4c0sfk8aDS90Am09U6zDnI 9WdXA2DMmt1oxdi2/zmH/9WV9/EiAlS5LJJBIzd4AAyYRepftaxkpfJtODkraxrWNUZJ Av67nvikzDlbQZBNebsL76U9JWSdPJwvZ/dbp6PFdVjdeOTtoJ+dfYNzUc3dmsEbFMS4 8Cu4KlTMp7H6v5WONayMsdLa6Ya1uMXHTrq20yLUR5AKNshNyKVKcvoKapK5bCvIQY9B MQBg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=o7xycoW3vk9JIoN0N6CRAdhDG45GqLRFQRPIKclh9eo=; b=MIkBpHkPqmcFDFHUthalw8snZ0p86TewlDChmVpGZQceKAwgBMoQddVabNs4dfYD4l sZFzbCOOVA8vYMyFZnv9DPxbiT4iaAX55EfkurEpaYmpK5Ze/hllLX/LdGEvWdhVn+QR aeMAVZIUANQh8XFYigvlxEhDVpkNekBmWwf6jFC/kwUtpzANTx+1OuTK9S6aFMTLgjw5 ULi1by20ttpZEk+WcKL4sYWTJyU5axAGVaiHq7Jmesz7U8e784NAw3mfR9OdPb1IrtHb p31kNCvxEYLqUPSti2uS+DYcJ+EZDavNdrmA+WUVtIDPtUWWEAaIdXBmMBezWJrcjfHX /22g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e11si4649649pls.71.2019.01.31.07.01.23; Thu, 31 Jan 2019 07:01:40 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1733142AbfAaPAA (ORCPT + 99 others); Thu, 31 Jan 2019 10:00:00 -0500 Received: from usa-sjc-mx-foss1.foss.arm.com ([217.140.101.70]:45674 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1733102AbfAaO74 (ORCPT ); Thu, 31 Jan 2019 09:59:56 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 962DA80D; Thu, 31 Jan 2019 06:59:56 -0800 (PST) Received: from e112298-lin.cambridge.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.72.51.249]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPA id 9C3853F59C; Thu, 31 Jan 2019 06:59:54 -0800 (PST) From: Julien Thierry To: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org, daniel.thompson@linaro.org, joel@joelfernandes.org, marc.zyngier@arm.com, christoffer.dall@arm.com, james.morse@arm.com, catalin.marinas@arm.com, will.deacon@arm.com, mark.rutland@arm.com, Julien Thierry Subject: [PATCH v10 17/25] arm64: Switch to PMR masking when starting CPUs Date: Thu, 31 Jan 2019 14:58:55 +0000 Message-Id: <1548946743-38979-18-git-send-email-julien.thierry@arm.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1548946743-38979-1-git-send-email-julien.thierry@arm.com> References: <1548946743-38979-1-git-send-email-julien.thierry@arm.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Once the boot CPU has been prepared or a new secondary CPU has been brought up, use ICC_PMR_EL1 to mask interrupts on that CPU and clear PSR.I bit. Since ICC_PMR_EL1 is initialized at CPU bringup, avoid overwriting it in the GICv3 driver. Signed-off-by: Julien Thierry Suggested-by: Daniel Thompson Acked-by: Marc Zyngier Cc: Catalin Marinas Cc: Will Deacon Cc: James Morse Cc: Marc Zyngier --- arch/arm64/kernel/smp.c | 26 ++++++++++++++++++++++++++ drivers/irqchip/irq-gic-v3.c | 8 +++++++- 2 files changed, 33 insertions(+), 1 deletion(-) diff --git a/arch/arm64/kernel/smp.c b/arch/arm64/kernel/smp.c index a944edd..824de70 100644 --- a/arch/arm64/kernel/smp.c +++ b/arch/arm64/kernel/smp.c @@ -35,6 +35,7 @@ #include #include #include +#include #include #include #include @@ -180,6 +181,24 @@ int __cpu_up(unsigned int cpu, struct task_struct *idle) return ret; } +static void init_gic_priority_masking(void) +{ + u32 cpuflags; + + if (WARN_ON(!gic_enable_sre())) + return; + + cpuflags = read_sysreg(daif); + + WARN_ON(!(cpuflags & PSR_I_BIT)); + + gic_write_pmr(GIC_PRIO_IRQOFF); + + /* We can only unmask PSR.I if we can take aborts */ + if (!(cpuflags & PSR_A_BIT)) + write_sysreg(cpuflags & ~PSR_I_BIT, daif); +} + /* * This is the secondary CPU boot entry. We're using this CPUs * idle thread stack, but a set of temporary page tables. @@ -206,6 +225,9 @@ asmlinkage notrace void secondary_start_kernel(void) */ cpu_uninstall_idmap(); + if (system_uses_irq_prio_masking()) + init_gic_priority_masking(); + preempt_disable(); trace_hardirqs_off(); @@ -426,6 +448,10 @@ void __init smp_prepare_boot_cpu(void) * and/or scheduling is enabled. */ apply_boot_alternatives(); + + /* Conditionally switch to GIC PMR for interrupt masking */ + if (system_uses_irq_prio_masking()) + init_gic_priority_masking(); } static u64 __init of_get_cpu_mpidr(struct device_node *dn) diff --git a/drivers/irqchip/irq-gic-v3.c b/drivers/irqchip/irq-gic-v3.c index da547e0..5a703ae 100644 --- a/drivers/irqchip/irq-gic-v3.c +++ b/drivers/irqchip/irq-gic-v3.c @@ -415,6 +415,9 @@ static u32 gic_get_pribits(void) static bool gic_has_group0(void) { u32 val; + u32 old_pmr; + + old_pmr = gic_read_pmr(); /* * Let's find out if Group0 is under control of EL3 or not by @@ -430,6 +433,8 @@ static bool gic_has_group0(void) gic_write_pmr(BIT(8 - gic_get_pribits())); val = gic_read_pmr(); + gic_write_pmr(old_pmr); + return val != 0; } @@ -591,7 +596,8 @@ static void gic_cpu_sys_reg_init(void) group0 = gic_has_group0(); /* Set priority mask register */ - write_gicreg(DEFAULT_PMR_VALUE, ICC_PMR_EL1); + if (!gic_prio_masking_enabled()) + write_gicreg(DEFAULT_PMR_VALUE, ICC_PMR_EL1); /* * Some firmwares hand over to the kernel with the BPR changed from -- 1.9.1