Received: by 2002:ac0:8c9a:0:0:0:0:0 with SMTP id r26csp131367ima; Fri, 1 Feb 2019 00:31:31 -0800 (PST) X-Google-Smtp-Source: ALg8bN6YqUDxtXvc6AcxerAgToI3lME/J6duxB9gQUdK4L1kTwtEcdHzZ/JMn/RG5P5js0iJAtrv X-Received: by 2002:a17:902:a03:: with SMTP id 3mr38797211plo.112.1549009891439; Fri, 01 Feb 2019 00:31:31 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549009891; cv=none; d=google.com; s=arc-20160816; b=c28MvmjlSzQWsYN9PVSd9Jp4FdR76fiSgfnzOEAU3Z9kmqMZxYXZxCHgKG+DAXYE3r xExHF6SF6wJXtcWoEVGImkKBa9UL99SXtRWqUEuU5lE9n8UzjAuuLdxjvf4IIevGuT4+ Yq606AJOOZL2Q0WyFiQGFlDcNGhdwTS32SMMTYMF6ZPjrwYQaKtaoObb/Z0Q3ESuhpPf qTCuzqgz6g/ZyWFF45AFtq8wlmjMFrV9VQ0pe6LbXKHIYS53/qsHqo0bLufDmUODl2Np 9jfmRh9mPVhAw4HDmDLhVszW8F1CL4vDlBGIXZQD4vNWsPVH7dVSX7VN291PtHtUYcjA 7FRg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=WayhsAr4bsEVgf/u6FLk8IXGVSgeiVoAfgttFMcrqnQ=; b=NCJOpFMwwr0J0J7JXyPZxhAcN3lvBkReNo0E+WFjTjqhdJIMA7+cyVKrfZlQ30v5dg iDcS8EdWlmZcePhfuR+CAgseJEU7b/zc+bz1FZwDi+hH1HXvUUyYqsRf/XsxtalqLpTL P7eBInfufCbt79poDscXBM9ol3jR6miMKTjRfQoeynIJ0S+OtfjqORe7fbKaET85F1Ra 2+B3ESdUjEbOwzpKHLgTNFmXv7bXXiPi6EOaWtNBtZwiN8z2pHu8m7Dw7h04qeMN3gdo AJHeR8gOPxw8iK59SUagyCagtBxl0VEVw94YJbig0ivYlbieSMiP/Gdt4X4yroseQWSC eXww== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z38si6361398pga.193.2019.02.01.00.31.15; Fri, 01 Feb 2019 00:31:31 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729148AbfBAIak (ORCPT + 99 others); Fri, 1 Feb 2019 03:30:40 -0500 Received: from mailgw01.mediatek.com ([210.61.82.183]:47459 "EHLO mailgw01.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1728749AbfBAIae (ORCPT ); Fri, 1 Feb 2019 03:30:34 -0500 X-UUID: 5d476430f29a43318d0919d8682b5702-20190201 X-UUID: 5d476430f29a43318d0919d8682b5702-20190201 Received: from mtkexhb02.mediatek.inc [(172.21.101.103)] by mailgw01.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1974522171; Fri, 01 Feb 2019 16:30:26 +0800 Received: from mtkcas08.mediatek.inc (172.21.101.126) by mtkmbs02n1.mediatek.inc (172.21.101.77) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Fri, 1 Feb 2019 16:30:25 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by mtkcas08.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Fri, 1 Feb 2019 16:30:25 +0800 From: Weiyi Lu To: Nicolas Boichat , Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , , Weiyi Lu , Owen Chen Subject: [PATCH v4 03/12] clk: mediatek: add configurable pcwibits and fmin to mtk_pll_data Date: Fri, 1 Feb 2019 16:30:07 +0800 Message-ID: <20190201083016.25856-5-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 In-Reply-To: <20190201083016.25856-1-weiyi.lu@mediatek.com> References: <20190201083016.25856-1-weiyi.lu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Owen Chen 1. pcwibits: The integer bits of pcw for plls is extend to 8 bits, add a variable to indicate this change and backward-compatible. 2. fmin: The pll freqency lower-bound is vary from 1GMhz to 1.5Ghz, add a variable to indicate platform-dependent. Signed-off-by: Owen Chen Signed-off-by: Weiyi Lu Acked-by: Sean Wang --- drivers/clk/mediatek/clk-mtk.h | 2 ++ drivers/clk/mediatek/clk-pll.c | 15 +++++++++++---- 2 files changed, 13 insertions(+), 4 deletions(-) diff --git a/drivers/clk/mediatek/clk-mtk.h b/drivers/clk/mediatek/clk-mtk.h index f83c2bbb677e..11b5517903d0 100644 --- a/drivers/clk/mediatek/clk-mtk.h +++ b/drivers/clk/mediatek/clk-mtk.h @@ -214,8 +214,10 @@ struct mtk_pll_data { unsigned int flags; const struct clk_ops *ops; u32 rst_bar_mask; + unsigned long fmin; unsigned long fmax; int pcwbits; + int pcwibits; uint32_t pcw_reg; int pcw_shift; const struct mtk_pll_div_table *div_table; diff --git a/drivers/clk/mediatek/clk-pll.c b/drivers/clk/mediatek/clk-pll.c index f0ff5f535c7e..cf444031bdfb 100644 --- a/drivers/clk/mediatek/clk-pll.c +++ b/drivers/clk/mediatek/clk-pll.c @@ -32,6 +32,8 @@ #define AUDPLL_TUNER_EN BIT(31) #define POSTDIV_MASK 0x7 + +/* default 7 bits integer, can be overridden with pcwibits. */ #define INTEGER_BITS 7 /* @@ -68,12 +70,15 @@ static unsigned long __mtk_pll_recalc_rate(struct mtk_clk_pll *pll, u32 fin, u32 pcw, int postdiv) { int pcwbits = pll->data->pcwbits; - int pcwfbits; + int pcwfbits = 0; + int ibits; u64 vco; u8 c = 0; /* The fractional part of the PLL divider. */ - pcwfbits = pcwbits > INTEGER_BITS ? pcwbits - INTEGER_BITS : 0; + ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS; + if (pcwbits > ibits) + pcwfbits = pcwbits - ibits; vco = (u64)fin * pcw; @@ -167,9 +172,10 @@ static void mtk_pll_set_rate_regs(struct mtk_clk_pll *pll, u32 pcw, static void mtk_pll_calc_values(struct mtk_clk_pll *pll, u32 *pcw, u32 *postdiv, u32 freq, u32 fin) { - unsigned long fmin = 1000 * MHZ; + unsigned long fmin = pll->data->fmin ? pll->data->fmin : (1000 * MHZ); const struct mtk_pll_div_table *div_table = pll->data->div_table; u64 _pcw; + int ibits; u32 val; if (freq > pll->data->fmax) @@ -193,7 +199,8 @@ static void mtk_pll_calc_values(struct mtk_clk_pll *pll, u32 *pcw, u32 *postdiv, } /* _pcw = freq * postdiv / fin * 2^pcwfbits */ - _pcw = ((u64)freq << val) << (pll->data->pcwbits - INTEGER_BITS); + ibits = pll->data->pcwibits ? pll->data->pcwibits : INTEGER_BITS; + _pcw = ((u64)freq << val) << (pll->data->pcwbits - ibits); do_div(_pcw, fin); *pcw = (u32)_pcw; -- 2.18.0