Received: by 2002:ac0:8c9a:0:0:0:0:0 with SMTP id r26csp909595ima; Fri, 1 Feb 2019 12:58:25 -0800 (PST) X-Google-Smtp-Source: ALg8bN7oFVA/0NHGoM5YMbYRi5aHC6GqWKyaWu2HUI0PHToT874VGMB9sWQeE2BTt6z/D8JmN2V6 X-Received: by 2002:a62:4bcf:: with SMTP id d76mr42823103pfj.170.1549054705112; Fri, 01 Feb 2019 12:58:25 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549054705; cv=none; d=google.com; s=arc-20160816; b=NNNve3K/cX4mOOnsLdsTgmPDQOmCIHe1kFaNnPW5G4CnVTrUIZ2xdUXKsXEYDrBlwN 0axO0kGbKbPzVHQavTpvQYJc5DVk2QMxWrkvRPyl3xXbDyGrek5EHfGiEz/UGgALD9Fj OgVYokbAUvsVfaf7V6iNkmgp7dePxscNnVIytX8ARRKvwh1R/iwRCcjQkkNbbyU6pq2Q 2k/A3QbGU+XWfVkWHoBFwFswczvXTBMs6cEZwTWjnmNm6MYl2e48H5Th9TTVXnmbGgcM 9kdsweJkWkLZEdD8dHWdIfSmcTQhy8eIJKaLnAF2dUt3t1LxKuYFaV9cFfgGc5iuUrti OOWg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=oHVlVsFjodzQu0gww7dVq27yDHjWWLvS+eTsSmU3ljQ=; b=gHlifCDXLeGeBb1pordVu+seDtcBDdWVIynbiR1Cz+B1yfsNBRLiqQIjwviY4r50wu XpCcf/ot2sxQ6PbdT52RM4ArwwedFDF/nEp/K/8arvaC3TuicTnghQNtXo6yKEq+lCts Y8dkMGrnsnJrigyjb+tYufuCmpVLAVG13Gi21fo6aY6TJm0gVo6lgsCXnXuclOdS/Aia laDZ8a1FnmP7Qkf1H9NOVQbUVjlrtL4kIW+tjWWo5K8sS2rouE4ZsKJjXUzhN7UrmR6r /O8PwvA2ebO2jj2ew0f1WFkxlLGIng+DBcqOqSn2643MluDuAQIa9hR7QRvvQMoRNj0X oSxA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d16si8283162pfn.169.2019.02.01.12.58.09; Fri, 01 Feb 2019 12:58:25 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727129AbfBAUzJ (ORCPT + 99 others); Fri, 1 Feb 2019 15:55:09 -0500 Received: from mga07.intel.com ([134.134.136.100]:49754 "EHLO mga07.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730709AbfBAUzH (ORCPT ); Fri, 1 Feb 2019 15:55:07 -0500 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from fmsmga004.fm.intel.com ([10.253.24.48]) by orsmga105.jf.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 01 Feb 2019 12:55:06 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.56,549,1539673200"; d="scan'208";a="140866406" Received: from chang-linux-2.sc.intel.com ([10.3.52.165]) by fmsmga004.fm.intel.com with ESMTP; 01 Feb 2019 12:55:06 -0800 From: "Chang S. Bae" To: Andy Lutomirski , Thomas Gleixner , Ingo Molnar , "H . Peter Anvin" , Andi Kleen Cc: Markus T Metzger , Ravi Shankar , "Chang S . Bae" , LKML Subject: [PATCH v5 13/13] x86/fsgsbase/64: Add documentation for FSGSBASE Date: Fri, 1 Feb 2019 12:53:19 -0800 Message-Id: <20190201205319.15995-15-chang.seok.bae@intel.com> X-Mailer: git-send-email 2.19.1 In-Reply-To: <20190201205319.15995-1-chang.seok.bae@intel.com> References: <20190201205319.15995-1-chang.seok.bae@intel.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Andi Kleen v2: Minor updates to documentation requested in review. v3: Update for new gcc and various improvements. [ chang: Fix some typo. Fix the example code. ] Signed-off-by: Andi Kleen Signed-off-by: Chang S. Bae Cc: Andy Lutomirski Cc: H. Peter Anvin Cc: Thomas Gleixner Cc: Ingo Molnar --- Documentation/x86/fsgs.txt | 104 +++++++++++++++++++++++++++++++++++++ 1 file changed, 104 insertions(+) create mode 100644 Documentation/x86/fsgs.txt diff --git a/Documentation/x86/fsgs.txt b/Documentation/x86/fsgs.txt new file mode 100644 index 000000000000..7a973a5c1767 --- /dev/null +++ b/Documentation/x86/fsgs.txt @@ -0,0 +1,104 @@ + +Using FS and GS prefixes on 64bit x86 linux + +The x86 architecture supports segment prefixes per instruction to add an +offset to an address. On 64bit x86, these are mostly nops, except for FS +and GS. + +This offers an efficient way to reference a global pointer. + +The compiler has to generate special code to use these base registers, +or they can be accessed with inline assembler. + + mov %gs:offset,%reg + mov %fs:offset,%reg + +On 64bit code, FS is used to address the thread local segment (TLS), declared using +__thread. The compiler then automatically generates the correct prefixes and +relocations to access these values. + +FS is normally managed by the runtime code or the threading library +Overwriting it can break a lot of things (including syscalls and gdb), +but it can make sense to save/restore it for threading purposes. + +GS is freely available, but may need special (compiler or inline assembler) +code to use. + +Traditionally 64bit FS and GS could be set by the arch_prctl system call + + arch_prctl(ARCH_SET_GS, value) + arch_prctl(ARCH_SET_FS, value) + +[There was also an older method using modify_ldt(), inherited from 32bit, +but this is not discussed here.] + +However using a syscall is problematic for user space threading libraries +that want to context switch in user space. The whole point of them +is avoiding the overhead of a syscall. It's also cleaner for compilers +wanting to use the extra register to use instructions to write +it, or read it directly to compute addresses and offsets. + +Newer Intel CPUs (Ivy Bridge and later) added new instructions to directly +access these registers quickly from user context + + RDFSBASE %reg read the FS base (or _readfsbase_u64) + RDGSBASE %reg read the GS base (or _readgsbase_u64) + + WRFSBASE %reg write the FS base (or _writefsbase_u64) + WRGSBASE %reg write the GS base (or _writegsbase_u64) + +If you use the intrinsics include and set the -mfsgsbase option. + +The instructions are supported by the CPU when the "fsgsbase" string is shown in +/proc/cpuinfo (or directly retrieved through the CPUID instruction, +7:0 (ebx), word 9, bit 0) + +The instructions are only available to 64bit binaries. + +In addition the kernel needs to explicitly enable these instructions, as it +may otherwise not correctly context switch the state. Newer Linux +kernels enable this. When the kernel did not enable the instruction +they will fault with an #UD exception. + +An FSGSBASE enabled kernel can be detected by checking the AT_HWCAP2 +bitmask in the aux vector. When the HWCAP2_FSGSBASE bit is set the +kernel supports FSGSBASE. + + #include + #include + + /* Will be eventually in asm/hwcap.h */ + #define HWCAP2_FSGSBASE (1 << 1) + + unsigned val = getauxval(AT_HWCAP2); + if (val & HWCAP2_FSGSBASE) { + asm("wrgsbase %0" :: "r" (ptr)); + } + +No extra CPUID check needed as the kernel will not set this bit if the CPU +does not support it. + +gcc 6 will have special support to directly access data relative +to fs/gs using the __seg_fs and __seg_gs address space pointer +modifiers. + +#ifndef __SEG_GS +#error "Need gcc 6 or later" +#endif + +struct gsdata { + int a; + int b; +} gsdata = { 1, 2 }; + +int __seg_gs *valp = 0; /* offset relative to GS */ + + /* Check if kernel supports FSGSBASE as above */ + + /* Set up new GS */ + asm("wrgsbase %0" :: "r" (&gsdata)); + + /* Now the global pointer can be used normally */ + printf("gsdata.a = %d\n", *valp); + +Andi Kleen -- 2.19.1