Received: by 2002:ac0:8c9a:0:0:0:0:0 with SMTP id r26csp5338093ima; Tue, 5 Feb 2019 10:04:06 -0800 (PST) X-Google-Smtp-Source: AHgI3IZzjD1cM17Zs15yj7QADPYZqA9ljI5mOdL4FH618nGB9G/j97JHVbpLH5vJCPJysT/rNEVe X-Received: by 2002:a63:451a:: with SMTP id s26mr5746366pga.150.1549389846215; Tue, 05 Feb 2019 10:04:06 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549389846; cv=none; d=google.com; s=arc-20160816; b=agc/S/ZuzzUG2whsGsTgt0rX3wDS4aFCVPQVTuKMQO7MkAG2qPJP3bhJJeIWai9RAg z5c5mc2fuxejOreBQ6T5ME0PatlHC0kHnug5sAwFXxDEYbbQwJS4vUVY3zc9EsQVZVE9 qZ7lTAZeHitB6fPnT8fYLCzgD3PAYn3FDeKBPS7BY/kHSXDvRlc+V64laCAFlW+YT4QI ZZ7MiVlBJHcpZbMJMQJWx9GxxzGzH55KXQBh6Z1YLnU8ml3kqO6Tnf40R9tbCMk+NXfy sylHF8iS8OesKkB1Xu/ONDJH3lIla5Tcnf9x0SAa7YKz1IGYJKX2Yq0Qrg4Zp+Aaw4Fy Iw9g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=/WWR2WByCf3dLwoFUTVPm195uOIUTSECzGNgQEDxMU0=; b=vIBC8SiXnN/r23t4xqrQIPb9f3UyDfQBfxAAA66KnMNiPSgzTDbBMGGv7awmaWK49D OUSXDIMfucNs7DS8+u/+82xygbd1l8Z9avsOJp8dIAmtlHVlzD55qcarWsUBrDkKlglf DL0C1+0YfbVlJrlb7SmVc9+lY/HW9WrWHgtVa8nfhQFMI+DMJD6Hxc3pJenXrr345ddT qMd9T3eW+tZvpmGn9LDzfnb3oIVlrLMUbVFe3C7U2ZfC53iObI+dRkoJ7TZyot6Iu4pC OVunFl660gq2PV8FvDwXWC+CtkoJNNtwEfv3wBB/6TvKJ2YCVf8fJV6gwDhokPkKtffr QyGQ== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w2si3649431pgh.565.2019.02.05.10.03.48; Tue, 05 Feb 2019 10:04:06 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729081AbfBESC4 (ORCPT + 99 others); Tue, 5 Feb 2019 13:02:56 -0500 Received: from foss.arm.com ([217.140.101.70]:44580 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726288AbfBESC4 (ORCPT ); Tue, 5 Feb 2019 13:02:56 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id ACB40EBD; Tue, 5 Feb 2019 10:02:55 -0800 (PST) Received: from e107981-ln.cambridge.arm.com (e107981-ln.cambridge.arm.com [10.1.197.40]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 5015C3F557; Tue, 5 Feb 2019 10:02:52 -0800 (PST) Date: Tue, 5 Feb 2019 18:02:47 +0000 From: Lorenzo Pieralisi To: Xiaowei Bao Cc: bhelgaas@google.com, robh+dt@kernel.org, mark.rutland@arm.com, shawnguo@kernel.org, leoyang.li@nxp.com, kishon@ti.com, arnd@arndb.de, gregkh@linuxfoundation.org, minghuan.Lian@nxp.com, mingkai.hu@nxp.com, roy.zang@nxp.com, kstewart@linuxfoundation.org, cyrille.pitchen@free-electrons.com, pombredanne@nexb.com, shawn.lin@rock-chips.com, linux-pci@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linuxppc-dev@lists.ozlabs.org Subject: Re: [PATCHv6 1/4] dt-bindings: add DT binding for the layerscape PCIe controller with EP mode Message-ID: <20190205180247.GA13891@e107981-ln.cambridge.arm.com> References: <20190122063328.25228-1-xiaowei.bao@nxp.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190122063328.25228-1-xiaowei.bao@nxp.com> User-Agent: Mutt/1.5.24 (2015-08-30) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Jan 22, 2019 at 02:33:25PM +0800, Xiaowei Bao wrote: > Add the documentation for the Device Tree binding for the layerscape PCIe > controller with EP mode. > > Signed-off-by: Xiaowei Bao > Reviewed-by: Minghuan Lian > Reviewed-by: Zhiqiang Hou > Reviewed-by: Rob Herring > --- > v2: > - Add the SoC specific compatibles. > v3: > - modify the commit message. > v4: > - no change. > v5: > - no change. > v6: > - no change. > > .../devicetree/bindings/pci/layerscape-pci.txt | 3 +++ > 1 files changed, 3 insertions(+), 0 deletions(-) Applied the series to pci/layerscape for v5.1, thanks. Lorenzo > diff --git a/Documentation/devicetree/bindings/pci/layerscape-pci.txt b/Documentation/devicetree/bindings/pci/layerscape-pci.txt > index 9b2b8d6..e20ceaa 100644 > --- a/Documentation/devicetree/bindings/pci/layerscape-pci.txt > +++ b/Documentation/devicetree/bindings/pci/layerscape-pci.txt > @@ -13,6 +13,7 @@ information. > > Required properties: > - compatible: should contain the platform identifier such as: > + RC mode: > "fsl,ls1021a-pcie" > "fsl,ls2080a-pcie", "fsl,ls2085a-pcie" > "fsl,ls2088a-pcie" > @@ -20,6 +21,8 @@ Required properties: > "fsl,ls1046a-pcie" > "fsl,ls1043a-pcie" > "fsl,ls1012a-pcie" > + EP mode: > + "fsl,ls1046a-pcie-ep", "fsl,ls-pcie-ep" > - reg: base addresses and lengths of the PCIe controller register blocks. > - interrupts: A list of interrupt outputs of the controller. Must contain an > entry for each entry in the interrupt-names property. > -- > 1.7.1 >