Received: by 2002:ac0:946b:0:0:0:0:0 with SMTP id j40csp588975imj; Thu, 7 Feb 2019 08:51:18 -0800 (PST) X-Google-Smtp-Source: AHgI3IYQy+qIbK213fnmRfe/FnLjAFzXRjyl11BiY2f93G/87cviZFr1iMwfzHAM2OjRV82/CCKX X-Received: by 2002:a17:902:280b:: with SMTP id e11mr17398332plb.269.1549558278301; Thu, 07 Feb 2019 08:51:18 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549558278; cv=none; d=google.com; s=arc-20160816; b=PYv1V3YS/HdbtkmZHrtnVvWjrBe6PvkvSuG/4QcLcd7U6orfr6+0VB36jaOMP9isIW 1uT0OYGdNlchYBd83VTfQxyJjSyTBdc/1WBYhM0aX1p378pYJk7Pa/o7wJdZmtvcUEmA dcPhsIWcMEFTUnFR2VoyxSBQGbkwULMm4jT7hUQex9UAuUlbxrIWMFnDcXQl1qDiKTKO 6FgT1cmOgDlLfJzFB7x3yOokF7tnclBIedwbh6aC7KRE4S1z91J8eFH3eH2FYP8o8oIs Nxf7OaMkFjDjisMWfLh8Ay6ZCSLM40pUn0o1HF0dQJ97rvFXzcewcg0IzEcrYEBv1v+P zKOA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=KLOJXiqtQr+ZfkheCRKUyNglmox5ZT+CRDY1P9Jutzk=; b=u54E29OEDtKZTKm0tx5sSt26p1YXbpOWXZOf+Grb47cGP8k6/s8sZakpKTM/qOatkW dj4o/FADTUUBUFFy63+WVioTGoQhc19qsGSvWFsrs1ia7GF+fibW5XK80G2kGBW3sZC9 ZJ483YEJkG7XwiD3jVv9QhTw6S7vZosCxfKlC7U17D2OlAfXwlwA7dON4MgwDvOZq8MK u7i738UH3ReVFMBsREHrj2SmMZ88wKSL0qEVwxZnGsaQek3uDU84Cyqkue1c5ErUnsZc z0lKrTe6vUVik95KhXuPkEuJA7UfHe8jnUy4trSZPD4/jYmkRn47bNte/A1XZnCqUeTj P0nw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id p126si8881920pgp.529.2019.02.07.08.51.01; Thu, 07 Feb 2019 08:51:18 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726936AbfBGQs7 (ORCPT + 99 others); Thu, 7 Feb 2019 11:48:59 -0500 Received: from foss.arm.com ([217.140.101.70]:40096 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726196AbfBGQs7 (ORCPT ); Thu, 7 Feb 2019 11:48:59 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id D0292EBD; Thu, 7 Feb 2019 08:48:58 -0800 (PST) Received: from e107981-ln.cambridge.arm.com (e107981-ln.cambridge.arm.com [10.1.197.40]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 55E213F675; Thu, 7 Feb 2019 08:48:57 -0800 (PST) Date: Thu, 7 Feb 2019 16:48:53 +0000 From: Lorenzo Pieralisi To: Kishon Vijay Abraham I Cc: Murali Karicheri , Bjorn Helgaas , Jingoo Han , Gustavo Pimentel , linux-pci@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH v2 6/9] PCI: dwc: Add support to use non default msi_irq_chip Message-ID: <20190207164853.GD21111@e107981-ln.cambridge.arm.com> References: <20190207110924.30716-1-kishon@ti.com> <20190207110924.30716-7-kishon@ti.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190207110924.30716-7-kishon@ti.com> User-Agent: Mutt/1.5.24 (2015-08-30) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Thu, Feb 07, 2019 at 04:39:21PM +0530, Kishon Vijay Abraham I wrote: > Platforms using Designware IP uses dw_pci_msi_bottom_irq_chip for > configuring the MSI controller logic within the Designware IP. However > certain platforms like Keystone (K2G) which uses Desingware IP has > it's own MSI controller logic. For handling such platforms, > the irqchip ops uses msi_irq_ack, msi_set_irq, msi_clear_irq callback > functions. > > Add support to use different msi_irq_chip with default as > dw_pci_msi_bottom_irq_chip. This is in preparation to get rid off > msi_irq_ack, msi_set_irq, msi_clear_irq and other Keystone specific > dw_pcie_host_ops. This will also help to get rid of get_msi_addr and > get_msi_data ops. > > Signed-off-by: Kishon Vijay Abraham I > --- > drivers/pci/controller/dwc/pcie-designware-host.c | 5 ++++- > drivers/pci/controller/dwc/pcie-designware.h | 1 + > 2 files changed, 5 insertions(+), 1 deletion(-) > > diff --git a/drivers/pci/controller/dwc/pcie-designware-host.c b/drivers/pci/controller/dwc/pcie-designware-host.c > index 721d60a5d9e4..042de09b0451 100644 > --- a/drivers/pci/controller/dwc/pcie-designware-host.c > +++ b/drivers/pci/controller/dwc/pcie-designware-host.c > @@ -245,7 +245,7 @@ static int dw_pcie_irq_domain_alloc(struct irq_domain *domain, > > for (i = 0; i < nr_irqs; i++) > irq_domain_set_info(domain, virq + i, bit + i, > - &dw_pci_msi_bottom_irq_chip, > + pp->msi_irq_chip, > pp, handle_edge_irq, > NULL, NULL); > > @@ -277,6 +277,9 @@ int dw_pcie_allocate_domains(struct pcie_port *pp) > struct dw_pcie *pci = to_dw_pcie_from_pp(pp); > struct fwnode_handle *fwnode = of_node_to_fwnode(pci->dev->of_node); > > + if (!pp->msi_irq_chip) > + pp->msi_irq_chip = &dw_pci_msi_bottom_irq_chip; I think it is better to initialize pp->msi_irq_chip outside dw_pcie_allocate_domains(), it makes things clearer. In: dw_pcie_host_init() for dwc or msi_host_init() for platforms with that hook implemented. Is there any gotcha I am missing ? Lorenzo > + > pp->irq_domain = irq_domain_create_linear(fwnode, pp->num_vectors, > &dw_pcie_msi_domain_ops, pp); > if (!pp->irq_domain) { > diff --git a/drivers/pci/controller/dwc/pcie-designware.h b/drivers/pci/controller/dwc/pcie-designware.h > index 1f56e6ae34ff..95e0c3c93f48 100644 > --- a/drivers/pci/controller/dwc/pcie-designware.h > +++ b/drivers/pci/controller/dwc/pcie-designware.h > @@ -176,6 +176,7 @@ struct pcie_port { > struct irq_domain *irq_domain; > struct irq_domain *msi_domain; > dma_addr_t msi_data; > + struct irq_chip *msi_irq_chip; > u32 num_vectors; > u32 irq_status[MAX_MSI_CTRLS]; > raw_spinlock_t lock; > -- > 2.17.1 >