Received: by 2002:ac0:946b:0:0:0:0:0 with SMTP id j40csp2654000imj; Mon, 11 Feb 2019 06:31:46 -0800 (PST) X-Google-Smtp-Source: AHgI3IYQQSzhs32WHUNa07iQHAPg6zcfN5xExz8k2+n9FKf6sTZqOKi7lyZJoa56iwruqDeq/dfh X-Received: by 2002:a62:29c3:: with SMTP id p186mr37474898pfp.117.1549895506510; Mon, 11 Feb 2019 06:31:46 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549895506; cv=none; d=google.com; s=arc-20160816; b=IllWwxPR/YoXhx1c9+rcYrzAlgFR41CsuyW2K084JJgzMlg2DCb91Wbn2C+MGArQFb xl0yoW2d1cxeIJ+FHt40CxA7wbEDSjeEEsNIqfZHKk2JRaRk+KumWXV7PvjGbIQroFX2 /Bw9OYVJBpZOzPjHR/lX9FbiWQohJOc78meXfjr9Md+mc/Rd85WgpXWAlSKACyyGmvrE JR5MuStdQzhJKW/VOH7wlvFQWFkOMaRJpeUBNWSpTg5CE8dfP6ASF16/97PzuQWlddeM 8wG6Ec5LixS7RPF0cvQ7GLP/cJsvw0pE1F2YBRpUhqAEhmFQFONjKaPI+JdK05FDsMX2 K1Xg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=KuOwGfTd2RkQKJUw81Zv1QLOPeW08fE7hEPDk/xY/GA=; b=kCXkCOcQWk1RRN2ux3jejXo6QW4Q3zZTXt8tz1IK959rxctF+B0ONrfnpsZGyjgKxX VfPIT+H5yJ+UvaFdi1m/EnETKq9IWZMfud3eb30vi41THZuJ9Pz86Bmj6PSi5nD55dCX 6yt3qTOBSl145Ishkn6VMCNt4mi1iMkjHA/cA0L0GRhOi9VGP9KBOdqqZTgJNu1X34RP lIku8o48Y3Pt49+hLjKvRrPsLXSI69ZbedXc1r5gZQ7zpXDoC3zKdcozxfeXvyT1daSE U2f5zKL3RMyBOibaTIGcgseiX1nio0PqQntJKpwicCEzIY/TsB7k4YvVN+3mvo46+cc4 RVTQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=03JYkLOb; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c6si10389431plo.270.2019.02.11.06.31.30; Mon, 11 Feb 2019 06:31:46 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=03JYkLOb; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730003AbfBKO3c (ORCPT + 99 others); Mon, 11 Feb 2019 09:29:32 -0500 Received: from mail.kernel.org ([198.145.29.99]:35582 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728934AbfBKO3a (ORCPT ); Mon, 11 Feb 2019 09:29:30 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 1738B2075C; Mon, 11 Feb 2019 14:29:28 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1549895369; bh=LbBO602P+1/SOa7ljn0z4kMdYKnm2GzcsSVEpdio3eQ=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=03JYkLObJnVKS/JlZR0Ps5YUJIoekIE7kkAViq9ONoAdeU8O5vrrDRCU66IiPxjAT wurld0XnQgmz1l7mIYgKgTsbiJw2RFzudZTTlzvzPMW5WuSnC/oBzuoVrk56lSKnsp IgrgAXzp0uFXTSiTzFucman3yecvLfs8/2il9IFg= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Sean Paul , Abhinav Kumar , Rob Clark , Sasha Levin Subject: [PATCH 4.20 151/352] drm/msm/dsi: fix dsi clock names in DSI 10nm PLL driver Date: Mon, 11 Feb 2019 15:16:18 +0100 Message-Id: <20190211141856.290488145@linuxfoundation.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190211141846.543045703@linuxfoundation.org> References: <20190211141846.543045703@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review X-Patchwork-Hint: ignore MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.20-stable review patch. If anyone has any objections, please let me know. ------------------ [ Upstream commit c1866d44d149a1ea5c303632114fb6aa08cfd263 ] Fix the dsi clock names in the DSI 10nm PLL driver to match the names in the dispcc driver as those are according to the clock plan of the chipset. Changes in v2: - Update the clock diagram with the new clock name Reviewed-by: Sean Paul Signed-off-by: Abhinav Kumar Signed-off-by: Sean Paul Signed-off-by: Rob Clark Signed-off-by: Sasha Levin --- drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-) diff --git a/drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c b/drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c index 41bec570c518..31205625c734 100644 --- a/drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c +++ b/drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c @@ -17,7 +17,7 @@ * | | * | | * +---------+ | +----------+ | +----+ - * dsi0vco_clk ---| out_div |--o--| divl_3_0 |--o--| /8 |-- dsi0pllbyte + * dsi0vco_clk ---| out_div |--o--| divl_3_0 |--o--| /8 |-- dsi0_phy_pll_out_byteclk * +---------+ | +----------+ | +----+ * | | * | | dsi0_pll_by_2_bit_clk @@ -25,7 +25,7 @@ * | | +----+ | |\ dsi0_pclk_mux * | |--| /2 |--o--| \ | * | | +----+ | \ | +---------+ - * | --------------| |--o--| div_7_4 |-- dsi0pll + * | --------------| |--o--| div_7_4 |-- dsi0_phy_pll_out_dsiclk * |------------------------------| / +---------+ * | +-----+ | / * -----------| /4? |--o----------|/ @@ -690,7 +690,7 @@ static int pll_10nm_register(struct dsi_pll_10nm *pll_10nm) hws[num++] = hw; - snprintf(clk_name, 32, "dsi%dpllbyte", pll_10nm->id); + snprintf(clk_name, 32, "dsi%d_phy_pll_out_byteclk", pll_10nm->id); snprintf(parent, 32, "dsi%d_pll_bit_clk", pll_10nm->id); /* DSI Byte clock = VCO_CLK / OUT_DIV / BIT_DIV / 8 */ @@ -739,7 +739,7 @@ static int pll_10nm_register(struct dsi_pll_10nm *pll_10nm) hws[num++] = hw; - snprintf(clk_name, 32, "dsi%dpll", pll_10nm->id); + snprintf(clk_name, 32, "dsi%d_phy_pll_out_dsiclk", pll_10nm->id); snprintf(parent, 32, "dsi%d_pclk_mux", pll_10nm->id); /* PIX CLK DIV : DIV_CTRL_7_4*/ -- 2.19.1