Received: by 2002:ac0:946b:0:0:0:0:0 with SMTP id j40csp2736544imj; Mon, 11 Feb 2019 07:44:12 -0800 (PST) X-Google-Smtp-Source: AHgI3IadVUSIS33lEodfivpr6GSUlmJRaR/h8qk/LuP9w0qsZVSkdzktT1VvU49LaqabVO3qYeOH X-Received: by 2002:a62:12d5:: with SMTP id 82mr11480950pfs.255.1549899852478; Mon, 11 Feb 2019 07:44:12 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549899852; cv=none; d=google.com; s=arc-20160816; b=LOpf0SegdyI1PGErZ5sOI6lbeTYEsmZs+iMVo/yyLy/+sZp+KyfwSjJaL6Bm8i97Wk UvBo/hJOk3HX6Unq2xHrfuNMSfkmb3X7hsGhcwn+rLToQZGzmP5vWzoCOU4GtPk+BqhL /DuodeJAUpM2b8e+/oRv98osicUgvYn7/VrQjKWJV6clskwcXJCPoSa/qSiZvw39/xSp OHftA/9YNfYpt8GBI87/NC8HC+vgIgm1ZanoZ2Ku8eSAl8WUWombuGgSPX1d0qWKRkFD iKVxqTSL0/iqoVja2hMhWaK9IhCqbxf5fD0ycS0QYFRrTo+yAo49vxWxKqsv5MNPIQKI q9pg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :user-agent:references:in-reply-to:message-id:date:subject:cc:to :from:dkim-signature; bh=8frLr6rcRhly7u/bSOlAE6TXWFVwkBxqTbGM8B/x8Nk=; b=BLiZ0/8GNnHX5Dc5u+iRr6Y8mCCW1O/+s7vuSKbTfE3oqInYbP6jBmztWE1KQ2WWN1 YC1fuuvdiEeoSQg/JaTft0MK1aZC7fC1GCMmjwRIRDpb4h5otOqw/A5+nMsFxvXqAcPm Hv6K2IBiCNSR/4z1XXpzMIkb/WJIJAkRQOgTvcHMVHnh9B5qh4uBE9SU3jhRffz7oHWx L3uOgNQPKoQ+KT4+zrIm0BZSJsapBLYJk2rNREGrmh3OM1aC116es1sQFudP5q+FYPG1 VCweHlz9nBbZ7SocVby6XZwu32WMDJwfRAx2PbHEXjwFBJ5TAlKOe8ZLSJiicch8XBzY szzw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=dfflP8Se; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k26si9928095pgb.72.2019.02.11.07.43.56; Mon, 11 Feb 2019 07:44:12 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=dfflP8Se; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1733164AbfBKOqE (ORCPT + 99 others); Mon, 11 Feb 2019 09:46:04 -0500 Received: from mail.kernel.org ([198.145.29.99]:59138 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1732585AbfBKOqB (ORCPT ); Mon, 11 Feb 2019 09:46:01 -0500 Received: from localhost (5356596B.cm-6-7b.dynamic.ziggo.nl [83.86.89.107]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 0D0022081B; Mon, 11 Feb 2019 14:45:59 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1549896360; bh=XFVkHy9NppUGab/fwUAgRvGzBAv4tFiSQ5QGlWYg7iE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=dfflP8SeTD0CIcURc5pmOQupBx08yMCGNaeJwyKCO+maVWlaNVBrdJokT50hiE6UU nBFGFacVE1BVDwAOi1fequYcPLlxNdHMCl1eG3wziykk6Qwn6HvYRCpW9HPpYhdcf2 aTuabtzH6nkCtlrE7KyT3DQK8H9SjjXvsxFf+Znc= From: Greg Kroah-Hartman To: linux-kernel@vger.kernel.org Cc: Greg Kroah-Hartman , stable@vger.kernel.org, Sean Paul , Abhinav Kumar , Rob Clark , Sasha Levin Subject: [PATCH 4.19 129/313] drm/msm/dsi: fix dsi clock names in DSI 10nm PLL driver Date: Mon, 11 Feb 2019 15:16:49 +0100 Message-Id: <20190211141902.361364183@linuxfoundation.org> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190211141852.749630980@linuxfoundation.org> References: <20190211141852.749630980@linuxfoundation.org> User-Agent: quilt/0.65 X-stable: review X-Patchwork-Hint: ignore MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org 4.19-stable review patch. If anyone has any objections, please let me know. ------------------ [ Upstream commit c1866d44d149a1ea5c303632114fb6aa08cfd263 ] Fix the dsi clock names in the DSI 10nm PLL driver to match the names in the dispcc driver as those are according to the clock plan of the chipset. Changes in v2: - Update the clock diagram with the new clock name Reviewed-by: Sean Paul Signed-off-by: Abhinav Kumar Signed-off-by: Sean Paul Signed-off-by: Rob Clark Signed-off-by: Sasha Levin --- drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c | 8 ++++---- 1 file changed, 4 insertions(+), 4 deletions(-) diff --git a/drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c b/drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c index 41bec570c518..31205625c734 100644 --- a/drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c +++ b/drivers/gpu/drm/msm/dsi/pll/dsi_pll_10nm.c @@ -17,7 +17,7 @@ * | | * | | * +---------+ | +----------+ | +----+ - * dsi0vco_clk ---| out_div |--o--| divl_3_0 |--o--| /8 |-- dsi0pllbyte + * dsi0vco_clk ---| out_div |--o--| divl_3_0 |--o--| /8 |-- dsi0_phy_pll_out_byteclk * +---------+ | +----------+ | +----+ * | | * | | dsi0_pll_by_2_bit_clk @@ -25,7 +25,7 @@ * | | +----+ | |\ dsi0_pclk_mux * | |--| /2 |--o--| \ | * | | +----+ | \ | +---------+ - * | --------------| |--o--| div_7_4 |-- dsi0pll + * | --------------| |--o--| div_7_4 |-- dsi0_phy_pll_out_dsiclk * |------------------------------| / +---------+ * | +-----+ | / * -----------| /4? |--o----------|/ @@ -690,7 +690,7 @@ static int pll_10nm_register(struct dsi_pll_10nm *pll_10nm) hws[num++] = hw; - snprintf(clk_name, 32, "dsi%dpllbyte", pll_10nm->id); + snprintf(clk_name, 32, "dsi%d_phy_pll_out_byteclk", pll_10nm->id); snprintf(parent, 32, "dsi%d_pll_bit_clk", pll_10nm->id); /* DSI Byte clock = VCO_CLK / OUT_DIV / BIT_DIV / 8 */ @@ -739,7 +739,7 @@ static int pll_10nm_register(struct dsi_pll_10nm *pll_10nm) hws[num++] = hw; - snprintf(clk_name, 32, "dsi%dpll", pll_10nm->id); + snprintf(clk_name, 32, "dsi%d_phy_pll_out_dsiclk", pll_10nm->id); snprintf(parent, 32, "dsi%d_pclk_mux", pll_10nm->id); /* PIX CLK DIV : DIV_CTRL_7_4*/ -- 2.19.1