Received: by 2002:ac0:946b:0:0:0:0:0 with SMTP id j40csp3284474imj; Mon, 11 Feb 2019 17:51:52 -0800 (PST) X-Google-Smtp-Source: AHgI3IbJAC+l6upkF74JvMYWySRMBH/Z3yqJg9ibdmcEPywL75i13P8c7aLVHJx4c3ftmkUilP+3 X-Received: by 2002:a62:2c4d:: with SMTP id s74mr1419978pfs.6.1549936312644; Mon, 11 Feb 2019 17:51:52 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549936312; cv=none; d=google.com; s=arc-20160816; b=e1vdh2Tht/aZTGGYwdFUEZlzFNJbqAWQ2ahkHqVi8nLcu6YLAq2BgxiXgiC2rQa3ZZ 74PcftaJ0xq/sfvL0mUBLt1EsPXvEuDIjteU6Otsh68HnJVUy9PCTevbJmhHF9BDlFme oKQq5hX3esQ41wCQ7V8ZDHFEvWhgVtkjAN680/WLhQ+2uFhXuRlX4WyeC/lWjVg9KlBa SoTSs/7RGGPx6y/Jh7wkRqgN11kp3Kvbt+uwBAyJu3wRfyBSzEr3bpD45xlVpEnAUmWU w0NWAjywCe6OKvsqlQsmQZtFc5aAYuEAT9/ZhsRSEOJDE/+6LaYCd7tO+lKmWX4xi/X6 rDbA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=sMMxpgSAniB8LFv+M0YvWiyKlN5hrWVQrVJB4z8L3aY=; b=BJfNuTyGIxKSH9RWNFm+D7QSSrtDp0RVaKls5SelSy+WNef4PtE42jV7fqG8GbYDgG e4B/1xZBM8ETcqQcHv84FcjhbWjJGh6iawFIGHU++CeTK47Y6IH0brNBPCPdX0CMHJ9q bphzUvXBgwNqbnZXDPl+D8lMXD9drkfJEhutnMTv1DGt+gje8yUCeYfhj8II3gHmrM2+ QLqGwhzuoTRtojILDd6eGONTeTge7Sjh0/NGfszuyvlVMta1s62Dmi+SCnvUFLbMg90G ufHRn57AByJGvmiWt/Os1OElqWlwgSXo+K1ZTXZmgwh94/POQnCpVs1OzcQ0j4GRgRVj ibqQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=Q2NCdLTe; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id w6si11583723plp.429.2019.02.11.17.51.36; Mon, 11 Feb 2019 17:51:52 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b=Q2NCdLTe; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727464AbfBLBv2 (ORCPT + 99 others); Mon, 11 Feb 2019 20:51:28 -0500 Received: from mail-pf1-f196.google.com ([209.85.210.196]:44532 "EHLO mail-pf1-f196.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727305AbfBLBv0 (ORCPT ); Mon, 11 Feb 2019 20:51:26 -0500 Received: by mail-pf1-f196.google.com with SMTP id u6so453738pfh.11; Mon, 11 Feb 2019 17:51:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=sMMxpgSAniB8LFv+M0YvWiyKlN5hrWVQrVJB4z8L3aY=; b=Q2NCdLTe3L02gUvsERVySCKHaosfpploZ7PksExlTb+pRbqf4g+/w2laNGEF9s3n7D BvjDsXKQ1OFHZxurw1RKwZgs5DSysAgHmZweQDOXKH2/UQHJ9GqvpAB72R9krft3vAjY qIQazMqb4HojIG9l41zCkgr0+GDKI7/S7ZQjB8ghQOQhArPiu5KYyy3+SM8M9nJm0pbF UKigOQyO6c3HcN5ABEj9YlNZjAEj0ZpaMH/xL+Fh+zpkjM0OnH93929okw6KwBhOphdN JTEwPuV9p7X6LdPzD719lkpRmGreckTQ0huJhT2+fHfJD4TUX0fcWvXhNLDemxkLj7Qz /a6A== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=sMMxpgSAniB8LFv+M0YvWiyKlN5hrWVQrVJB4z8L3aY=; b=fm4C7bVU4+5TOF33/oWA++41RMqXf4kWwQttnqs8HlvKijjhvwznyBZ5qZV+XUvvZc utKLASUzDctzm/LkTxFsGO9Evnic7Q5eYrlQGlPHpUA2nG7jk/L7+XrXhYG6RrFCKV8w DUVak95jgoJz53EJ7JOPjlraVzu10mIVSFzKR9m7/pHvGgbWMXCayvn6WojZ0w6xkcMf wAeeOqb0gvTvwJkjS5MBv1pkOceQ7RoV1iNjzDHuwciHtOfdxs3FxDYIE40eC99oEf1i Vq47X4d4NMk0d5PIiISC4FrLg/hzmvWtXcb4i5AM6JxKKjyQSKNUEFbJSEJAmXll4az2 wv5A== X-Gm-Message-State: AHQUAuboynhH5PqjZKOnHrsy2QMAIT0ijl1Zu4HyNfBj3DkzX0hSHGGj gJQAzR5v2y4sgfHK23Q4FzQ= X-Received: by 2002:aa7:85cc:: with SMTP id z12mr1418728pfn.196.1549936285714; Mon, 11 Feb 2019 17:51:25 -0800 (PST) Received: from squirtle.lan (c-24-22-235-96.hsd1.wa.comcast.net. [24.22.235.96]) by smtp.gmail.com with ESMTPSA id h64sm17146941pfc.142.2019.02.11.17.51.24 (version=TLS1_2 cipher=ECDHE-RSA-CHACHA20-POLY1305 bits=256/256); Mon, 11 Feb 2019 17:51:25 -0800 (PST) From: Andrey Smirnov To: Lorenzo Pieralisi Cc: Andrey Smirnov , Bjorn Helgaas , Fabio Estevam , Chris Healy , Lucas Stach , Leonard Crestez , "A.s. Dong" , Richard Zhu , linux-imx@nxp.com, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-pci@vger.kernel.org, Rob Herring , devicetree@vger.kernel.org Subject: [PATCH 2/2] PCI: imx6: Add code to request/control "pcie_aux" clock for i.MX8MQ Date: Mon, 11 Feb 2019 17:51:08 -0800 Message-Id: <20190212015108.16952-3-andrew.smirnov@gmail.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190212015108.16952-1-andrew.smirnov@gmail.com> References: <20190212015108.16952-1-andrew.smirnov@gmail.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org PCIe IP block has additional clock, "pcie_aux", that needs to be controlled by the driver. Add code to support that. Signed-off-by: Andrey Smirnov Cc: Bjorn Helgaas Cc: Fabio Estevam Cc: Chris Healy Cc: Lucas Stach Cc: Leonard Crestez Cc: "A.s. Dong" Cc: Richard Zhu Cc: linux-imx@nxp.com Cc: linux-arm-kernel@lists.infradead.org Cc: linux-kernel@vger.kernel.org Cc: linux-pci@vger.kernel.org Cc: Rob Herring Cc: devicetree@vger.kernel.org --- drivers/pci/controller/dwc/pci-imx6.c | 16 ++++++++++++++++ 1 file changed, 16 insertions(+) diff --git a/drivers/pci/controller/dwc/pci-imx6.c b/drivers/pci/controller/dwc/pci-imx6.c index 7cdf8f9ab244..1a7031782846 100644 --- a/drivers/pci/controller/dwc/pci-imx6.c +++ b/drivers/pci/controller/dwc/pci-imx6.c @@ -65,6 +65,7 @@ struct imx6_pcie { struct clk *pcie_phy; struct clk *pcie_inbound_axi; struct clk *pcie; + struct clk *pcie_aux; struct regmap *iomuxc_gpr; u32 controller_id; struct reset_control *pciephy_reset; @@ -421,6 +422,12 @@ static int imx6_pcie_enable_ref_clk(struct imx6_pcie *imx6_pcie) case IMX7D: break; case IMX8MQ: + ret = clk_prepare_enable(imx6_pcie->pcie_aux); + if (ret) { + dev_err(dev, "unable to enable pcie_aux clock\n"); + break; + } + offset = imx6_pcie_grp_offset(imx6_pcie); /* * Set the over ride low and enabled @@ -904,6 +911,9 @@ static void imx6_pcie_clk_disable(struct imx6_pcie *imx6_pcie) IMX7D_GPR12_PCIE_PHY_REFCLK_SEL, IMX7D_GPR12_PCIE_PHY_REFCLK_SEL); break; + case IMX8MQ: + clk_disable_unprepare(imx6_pcie->pcie_aux); + break; default: break; } @@ -1049,6 +1059,12 @@ static int imx6_pcie_probe(struct platform_device *pdev) dev_err(dev, "Failed to get PCIE APPS reset control\n"); return PTR_ERR(imx6_pcie->apps_reset); } + + imx6_pcie->pcie_aux = devm_clk_get(dev, "pcie_aux"); + if (IS_ERR(imx6_pcie->pcie_aux)) { + dev_err(dev, "pcie_aux clock source missing or invalid\n"); + return PTR_ERR(imx6_pcie->pcie_aux); + } break; default: break; -- 2.20.1