Received: by 2002:ac0:946b:0:0:0:0:0 with SMTP id j40csp3710877imj; Tue, 12 Feb 2019 03:25:44 -0800 (PST) X-Google-Smtp-Source: AHgI3IYhXQD5Szed3E6Ky+QdFccwEQ/ofMP6IEAanAu87enstmCdsfh+WfoYWTBaYQeKrWrw0zeN X-Received: by 2002:a62:c302:: with SMTP id v2mr3487226pfg.155.1549970744307; Tue, 12 Feb 2019 03:25:44 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1549970744; cv=none; d=google.com; s=arc-20160816; b=taLN9onA0WFE4Ey7X+oBTJHcydI2Nb238tc2cGP3zqyBSpV+Lgh3TQNeB1G7iRCILj FH4HpCNJOnXsk4KKfn/3ZH9l5tOJMn/jUtPSXPi/wj+hc0M2GukvUuTQZICaQcCImk/Y a+UbuJfXTpVX/fhTz4ZGILIhV550h6D8nlr+IUQJ/qNsKGYGrDJbsNjhe2h+qBs5DUg8 lonwD3EJwM+ZAUmDJy/QyRyKbKKRAdjc8N3Rb3wwDYPjtu5Jcy09DExgXmZEoHIaGAoJ CgPICfHtK93ss3lhFUlgs2ApLl+5iVhVLI6l6zspzDG7+OIHbGv/1MtcBjx2cRn2b5DA Wstw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=Ffgy+Ihrxny8kltfexYOi745w+fb3oVxQWzVL3oOP9k=; b=vHCdbSr/WL0sjNKmHPU4dHpKrQzoerEiOXAG9N93YFzDqvrf+YDOmi9LO3xOnezAL2 IOCNLu8LlKF8/UWzZ4DJzHg1SK/pgueyYcnXYXPtn0bTF/h4NW7aYidfxewdgrPDmSFf hfVfMWUmJA68xho0ar+if6WrTP6S8p9URbPcscYE8K9qCIyzYRf3rjKDob/io04m6skU 1nFCLhiIwVEUAzadcTei7+TfxZRusv0jRMWSB+fdIxVBLdPICCwl527KarfYBVj7rtw5 CC4bLi2Hdnv6jTcKZM1tuHDyAuVAa/afe6aoBFR7fBSg24v3nugKINLP9JEm6yAwTVbK 22dg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@ettus-com.20150623.gappssmtp.com header.s=20150623 header.b=0rVmao9w; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h62si8696675pfb.143.2019.02.12.03.25.28; Tue, 12 Feb 2019 03:25:44 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@ettus-com.20150623.gappssmtp.com header.s=20150623 header.b=0rVmao9w; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1729222AbfBLLGv (ORCPT + 99 others); Tue, 12 Feb 2019 06:06:51 -0500 Received: from mail-yw1-f67.google.com ([209.85.161.67]:42890 "EHLO mail-yw1-f67.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1728827AbfBLLGv (ORCPT ); Tue, 12 Feb 2019 06:06:51 -0500 Received: by mail-yw1-f67.google.com with SMTP id v201so829631ywa.9 for ; Tue, 12 Feb 2019 03:06:50 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ettus-com.20150623.gappssmtp.com; s=20150623; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=Ffgy+Ihrxny8kltfexYOi745w+fb3oVxQWzVL3oOP9k=; b=0rVmao9wjojW97L0JyB1CRZQYB382Nv6OJZ6Hw8W+vgzZKTfoPf1lExpUyjzRWV/GW JBIdb8QmpLP2YTQqm7kl2tjqmwclKlAbyxcklZzOpSB9yrFnGIZp41XqvBg8vfM29vx4 +8QnnAXMV91TuRez2zPNtFwGDLT1Gu/xGDHZzMsljDYilbXKKHx3bcwC64cfVITQa4NB aqK1ffpNugNzNM0sKpJ5bcGtHxMbxUZJx2ViELtsExglBYoUGFONkeIwNzAhraYf9bSQ Hw+nGS5IIizjTiJB5pTW2iHl4x9G70Iw+rEtdzDbKWak2T9rVO8ibZMYjfRQyBlVxJWt qTNA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=Ffgy+Ihrxny8kltfexYOi745w+fb3oVxQWzVL3oOP9k=; b=UDxp0yBLghYy0btVVLyo7Ut2A0g/J3V9JUAyOObUqY6MhiggBt8CZbigeTWFN9qvOh OUQrjLcoD/Zeb/MQsuzGi8LSwBmFaFhh0u5IKIJqIgimIiDCu0H8KDVrnsVS2Eqz3VVy RDU6UxF6+KGNXLFzwrwHzlDG5/RGu6j4j2WFTEPYSn43/1rKO1VOoUjjCEiYfWg3+FOZ /SawmEF65PT3iYucaUzaMzEqh4lZ6Ps9TWAeAxceINlGBCXIIpq7WWBdW7q4sMJSlbPJ seCiys6QmvYKE5qjOfOaY/Vq69WlDp8Rb/jVCV2OLLgmUbq5WEo84QS9yFqSZ0MGCJbk uyAg== X-Gm-Message-State: AHQUAuZr1MAIAiTQMZvBX1eqG1aqcWq/1kAfPQd8OFL1OSIgdlNgO4TE SZxodKLD96YPAlx4AMsO7UCwhOXw4iVJ2EZ8KgOqUA== X-Received: by 2002:a81:3a8d:: with SMTP id h135mr2318008ywa.391.1549969609779; Tue, 12 Feb 2019 03:06:49 -0800 (PST) MIME-Version: 1.0 References: <20190211161754.23902-1-nava.manne@xilinx.com> In-Reply-To: <20190211161754.23902-1-nava.manne@xilinx.com> From: Moritz Fischer Date: Tue, 12 Feb 2019 03:06:38 -0800 Message-ID: Subject: Re: [PATCH v3 3/3] fpga manager: Adding FPGA Manager support for Xilinx zynqmp To: Nava kishore Manne Cc: Alan Tull , Rob Herring , Mark Rutland , Michal Simek , Rajan Vaja , Jolly Shah , linux-fpga@vger.kernel.org, Devicetree List , linux-arm-kernel , Linux Kernel Mailing List , kishore m Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Nava, On Sun, Feb 10, 2019 at 8:17 AM Nava kishore Manne wrote: > > This patch adds FPGA Manager support for the Xilinx > ZynqMP chip. > > Signed-off-by: Nava kishore Manne > --- > Changes for v3: > -Created patches on top of 5.0-rc5. > No functional changes. > Changes for v2: > -Fixed some minor coding issues as suggested by > Moritz > > Changes for v1: > -None. > > Changes for RFC-V2: > -Updated the Fpga Mgr registrations call's > to 4.18 > > drivers/fpga/Kconfig | 9 +++ > drivers/fpga/Makefile | 1 + > drivers/fpga/zynqmp-fpga.c | 165 +++++++++++++++++++++++++++++++++++++++++++++ > 3 files changed, 175 insertions(+) > create mode 100644 drivers/fpga/zynqmp-fpga.c > > diff --git a/drivers/fpga/Kconfig b/drivers/fpga/Kconfig > index 0bb7b5c..9f17203 100644 > --- a/drivers/fpga/Kconfig > +++ b/drivers/fpga/Kconfig > @@ -204,4 +204,13 @@ config FPGA_DFL_PCI > > To compile this as a module, choose M here. > > +config FPGA_MGR_ZYNQMP_FPGA > + tristate "Xilinx ZynqMP FPGA" > + depends on ARCH_ZYNQMP || COMPILE_TEST > + help > + FPGA manager driver support for Xilinx ZynqMP FPGAs. > + This driver uses the processor configuration port(PCAP) > + to configure the programmable logic(PL) through PS > + on ZynqMP SoC. > + > endif # FPGA > diff --git a/drivers/fpga/Makefile b/drivers/fpga/Makefile > index c0dd4c8..312b937 100644 > --- a/drivers/fpga/Makefile > +++ b/drivers/fpga/Makefile > @@ -17,6 +17,7 @@ obj-$(CONFIG_FPGA_MGR_STRATIX10_SOC) += stratix10-soc.o > obj-$(CONFIG_FPGA_MGR_TS73XX) += ts73xx-fpga.o > obj-$(CONFIG_FPGA_MGR_XILINX_SPI) += xilinx-spi.o > obj-$(CONFIG_FPGA_MGR_ZYNQ_FPGA) += zynq-fpga.o > +obj-$(CONFIG_FPGA_MGR_ZYNQMP_FPGA) += zynqmp-fpga.o > obj-$(CONFIG_ALTERA_PR_IP_CORE) += altera-pr-ip-core.o > obj-$(CONFIG_ALTERA_PR_IP_CORE_PLAT) += altera-pr-ip-core-plat.o > > diff --git a/drivers/fpga/zynqmp-fpga.c b/drivers/fpga/zynqmp-fpga.c > new file mode 100644 > index 0000000..f40c3bb > --- /dev/null > +++ b/drivers/fpga/zynqmp-fpga.c > @@ -0,0 +1,165 @@ > +// SPDX-License-Identifier: GPL-2.0+ > +/* > + * Copyright (C) 2019 Xilinx, Inc. > + */ > + > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > + > +/* Constant Definitions */ > +#define IXR_FPGA_DONE_MASK 0X00000008U > + > +/** > + * struct zynqmp_fpga_priv - Private data structure > + * @dev: Device data structure > + * @flags: flags which is used to identify the bitfile type > + */ > +struct zynqmp_fpga_priv { > + struct device *dev; > + u32 flags; > +}; > + > +static int zynqmp_fpga_ops_write_init(struct fpga_manager *mgr, > + struct fpga_image_info *info, > + const char *buf, size_t size) > +{ > + struct zynqmp_fpga_priv *priv; > + > + priv = mgr->priv; > + priv->flags = info->flags; > + > + return 0; > +} > + > +static int zynqmp_fpga_ops_write(struct fpga_manager *mgr, > + const char *buf, size_t size) > +{ > + const struct zynqmp_eemi_ops *eemi_ops = zynqmp_pm_get_eemi_ops(); > + struct zynqmp_fpga_priv *priv; > + dma_addr_t dma_addr; > + u32 eemi_flags = 0; > + char *kbuf; > + int ret; > + > + if (!eemi_ops || !eemi_ops->fpga_load) > + return -ENXIO; > + > + priv = mgr->priv; > + > + kbuf = dma_alloc_coherent(priv->dev, size, &dma_addr, GFP_KERNEL); > + if (!kbuf) > + return -ENOMEM; > + > + memcpy(kbuf, buf, size); > + > + wmb(); /* ensure all writes are done before initiate FW call */ > + > + if (priv->flags & FPGA_MGR_PARTIAL_RECONFIG) > + eemi_flags |= XILINX_ZYNQMP_PM_FPGA_PARTIAL; > + > + ret = eemi_ops->fpga_load(dma_addr, size, eemi_flags); > + > + dma_free_coherent(priv->dev, size, kbuf, dma_addr); > + > + return ret; > +} > + > +static int zynqmp_fpga_ops_write_complete(struct fpga_manager *mgr, > + struct fpga_image_info *info) > +{ > + return 0; > +} > + > +static enum fpga_mgr_states zynqmp_fpga_ops_state(struct fpga_manager *mgr) > +{ > + const struct zynqmp_eemi_ops *eemi_ops = zynqmp_pm_get_eemi_ops(); > + u32 status; > + > + if (!eemi_ops || !eemi_ops->fpga_get_status) > + return FPGA_MGR_STATE_UNKNOWN; > + > + eemi_ops->fpga_get_status(&status); > + if (status & IXR_FPGA_DONE_MASK) > + return FPGA_MGR_STATE_OPERATING; > + > + return FPGA_MGR_STATE_UNKNOWN; > +} > + > +static const struct fpga_manager_ops zynqmp_fpga_ops = { > + .state = zynqmp_fpga_ops_state, > + .write_init = zynqmp_fpga_ops_write_init, > + .write = zynqmp_fpga_ops_write, > + .write_complete = zynqmp_fpga_ops_write_complete, > +}; > + > +static int zynqmp_fpga_probe(struct platform_device *pdev) > +{ > + struct device *dev = &pdev->dev; > + struct zynqmp_fpga_priv *priv; > + struct fpga_manager *mgr; > + int err, ret; Just use err everywhere, or ret, your choice. > + > + priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); > + if (!priv) > + return -ENOMEM; > + > + priv->dev = dev; > + ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(44)); Here? > + if (ret < 0) { > + dev_err(dev, "no usable DMA configuration"); > + return ret; > + } > + > + mgr = fpga_mgr_create(dev, "Xilinx ZynqMP FPGA Manager", > + &zynqmp_fpga_ops, priv); > + if (!mgr) > + return -ENOMEM; > + > + platform_set_drvdata(pdev, mgr); > + > + err = fpga_mgr_register(mgr); vs here. > + if (err) { > + dev_err(dev, "unable to register FPGA manager"); > + fpga_mgr_free(mgr); > + return err; > + } > + > + return 0; > +} > + > +static int zynqmp_fpga_remove(struct platform_device *pdev) > +{ > + struct fpga_manager *mgr = platform_get_drvdata(pdev); > + > + fpga_mgr_unregister(mgr); > + > + return 0; > +} > + > +static const struct of_device_id zynqmp_fpga_of_match[] = { > + { .compatible = "xlnx,zynqmp-pcap-fpga", }, > + {}, > +}; > + > +MODULE_DEVICE_TABLE(of, zynqmp_fpga_of_match); > + > +static struct platform_driver zynqmp_fpga_driver = { > + .probe = zynqmp_fpga_probe, > + .remove = zynqmp_fpga_remove, > + .driver = { > + .name = "zynqmp_fpga_manager", > + .of_match_table = of_match_ptr(zynqmp_fpga_of_match), > + }, > +}; > + > +module_platform_driver(zynqmp_fpga_driver); > + > +MODULE_AUTHOR("Nava kishore Manne "); > +MODULE_DESCRIPTION("Xilinx ZynqMp FPGA Manager"); > +MODULE_LICENSE("GPL"); > -- > 2.7.4 > Thanks, Moritz