Received: by 2002:ac0:946b:0:0:0:0:0 with SMTP id j40csp4814026imj; Wed, 13 Feb 2019 01:19:45 -0800 (PST) X-Google-Smtp-Source: AHgI3IYI8Liy6xObmoGNCPFuvfQeTTHj7LW6itnX49m9+/NXbguPZsUXu58DkWuUQtqsPWGaBYr6 X-Received: by 2002:a63:d703:: with SMTP id d3mr8071960pgg.167.1550049585602; Wed, 13 Feb 2019 01:19:45 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1550049585; cv=none; d=google.com; s=arc-20160816; b=v4xT7QBUjvG4KQ6Z1AMP7i0mZwZN/UoMiQYJzQVeZhOGJdzzgwWX/hmEUEVD0vQ+rE 2+Dh0pWYzgEZVwPmZNN4f+Vc/SbR3bWZwDqorw30TaMLQzS0I5QusHTWVsVsH59KW0IR 3YH7UlAgYJYVPYIBsze/kVkWPfEuFPqFGpHKTWSj2/nraYuALqq/6TiV2BA/VXKM0oG4 RN+F5oVdDAWEhtADKyqX9Yn40tqE3fzYrVoCxaUB+zZ/0zWvJTq5VvR1Txr8dDl9SJPP JSz2qiDMZVTkODC7q5R5LoO5VYIXjVOzq5ZrMRo7Ldz7D/boOZTG0iAMvMFZDMm/gNaW 9neg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:message-id:date:subject:cc:to:from :dkim-signature:dkim-filter; bh=9nYFJFHe+dDsS0rfLvv7zLQcNI0xP7bGzNdC0j7zJqY=; b=v4cMh+0vxxOx2h8AcsCLm9KpfJ0+5GPBD+VzXKDdgxcVghkeMpPMcubvLdwAbWsluh A3R404cFnx19QsYbm4KD2xzpV7ozQDVMR8w6lw23YZe6dTMATq5J/PNAsOJqbmCguPmP 9OczoObT+3ibiqiqYEtyAxPPCw2WlqKCwfnGnMROpLuxheUR1ZDRKyHusCdTVCo7p1qM U+jj4kvnB2QuLu5iwosL/AqR+Dyr/+KsYsXrKmGO9kFveZitcnGVStoEV4lAcxtELDQA QdpzJhlFEcWAUQagBq44fIiIBq6tYEyyh/9AAMgI6NNtGjlBRFoGZr6nEMX7IEHufLJ+ JfRA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@broadcom.com header.s=dkimrelay header.b=SUe2qxye; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id t27si14612122pga.3.2019.02.13.01.19.29; Wed, 13 Feb 2019 01:19:45 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@broadcom.com header.s=dkimrelay header.b=SUe2qxye; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1732141AbfBMD5c (ORCPT + 99 others); Tue, 12 Feb 2019 22:57:32 -0500 Received: from rnd-relay.smtp.broadcom.com ([192.19.229.170]:54372 "EHLO rnd-relay.smtp.broadcom.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726573AbfBMD5c (ORCPT ); Tue, 12 Feb 2019 22:57:32 -0500 Received: from nis-sj1-27.broadcom.com (nis-sj1-27.lvn.broadcom.net [10.75.144.136]) by rnd-relay.smtp.broadcom.com (Postfix) with ESMTP id 1111830C219; Tue, 12 Feb 2019 19:57:30 -0800 (PST) DKIM-Filter: OpenDKIM Filter v2.10.3 rnd-relay.smtp.broadcom.com 1111830C219 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=broadcom.com; s=dkimrelay; t=1550030250; bh=ndc2opdmc7J5S3RsO4Mq/uZYojT0rVb9svdmYoQAAR4=; h=From:To:Cc:Subject:Date:From; b=SUe2qxyeeDcU8dw3b6xYm45FM2AOw3vm9Pw0a9NMHN6+T1AffJk7wDB+gynnkXxcX Mu2rgQ8ty9jugMnZgx89jnmwR9f1m9GK4pDkzrFlW2VdPK0FIGC+Flhhvvp5K9hO38 jAEAklBSFkG4fZoyf52dT1+l1juMkYSKBlFSuW1c= Received: from stbirv-lnx-2.igp.broadcom.net (stbirv-lnx-2.igp.broadcom.net [10.67.48.34]) by nis-sj1-27.broadcom.com (Postfix) with ESMTP id 5237EAC0783; Tue, 12 Feb 2019 19:57:30 -0800 (PST) Received: by stbirv-lnx-2.igp.broadcom.net (Postfix, from userid 47169) id 42FAE27ECF1; Tue, 12 Feb 2019 19:57:30 -0800 (PST) From: justinpopo6@gmail.com To: linux-iio@vger.kernel.org Cc: linux-gpio@vger.kernel.org, bcm-kernel-feedback-list@broadcom.com, f.fainelli@gmail.com, bgolaszewski@baylibre.com, linus.walleij@linaro.org, jic23@kernel.org, knaack.h@gmx.de, lars@metafoo.de, pmeerw@pmeerw.net, david@lechnology.com, linux-kernel@vger.kernel.org, Justin Chen Subject: [PATCH v3] iio: adc: ti-ads7950: add GPIO support Date: Tue, 12 Feb 2019 19:57:22 -0800 Message-Id: <1550030242-5241-1-git-send-email-justinpopo6@gmail.com> X-Mailer: git-send-email 2.7.4 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Justin Chen The ADS79XX has GPIO pins that can be used. Add support for the GPIO pins using the GPIO chip framework. Signed-off-by: Justin Chen --- drivers/iio/adc/ti-ads7950.c | 169 ++++++++++++++++++++++++++++++++++++++++++- 1 file changed, 166 insertions(+), 3 deletions(-) diff --git a/drivers/iio/adc/ti-ads7950.c b/drivers/iio/adc/ti-ads7950.c index 0ad6359..9723d66 100644 --- a/drivers/iio/adc/ti-ads7950.c +++ b/drivers/iio/adc/ti-ads7950.c @@ -17,6 +17,7 @@ #include #include #include +#include #include #include #include @@ -36,10 +37,14 @@ */ #define TI_ADS7950_VA_MV_ACPI_DEFAULT 5000 +#define TI_ADS7950_CR_GPIO BIT(14) #define TI_ADS7950_CR_MANUAL BIT(12) #define TI_ADS7950_CR_WRITE BIT(11) #define TI_ADS7950_CR_CHAN(ch) ((ch) << 7) #define TI_ADS7950_CR_RANGE_5V BIT(6) +#define TI_ADS7950_CR_GPIO_DATA BIT(5) +#define TI_ADS7950_NUM_GPIOS 4 +#define TI_ADS7950_GPIO_MASK GENMASK(TI_ADS7950_NUM_GPIOS - 1, 0) #define TI_ADS7950_MAX_CHAN 16 @@ -56,11 +61,17 @@ struct ti_ads7950_state { struct spi_message ring_msg; struct spi_message scan_single_msg; + struct gpio_chip chip; + struct mutex slock; + struct regulator *reg; unsigned int vref_mv; unsigned int settings; + unsigned int gpio_direction_bitmask; + unsigned int gpio_signal_bitmask; + /* * DMA (thus cache coherency maintenance) requires the * transfer buffers to live in their own cache lines. @@ -248,7 +259,8 @@ static int ti_ads7950_update_scan_mode(struct iio_dev *indio_dev, len = 0; for_each_set_bit(i, active_scan_mask, indio_dev->num_channels) { - cmd = TI_ADS7950_CR_WRITE | TI_ADS7950_CR_CHAN(i) | st->settings; + cmd = TI_ADS7950_CR_WRITE | TI_ADS7950_CR_CHAN(i) | st->settings + | (st->gpio_signal_bitmask & TI_ADS7950_GPIO_MASK); st->tx_buf[len++] = cmd; } @@ -287,8 +299,9 @@ static int ti_ads7950_scan_direct(struct iio_dev *indio_dev, unsigned int ch) int ret, cmd; mutex_lock(&indio_dev->mlock); - - cmd = TI_ADS7950_CR_WRITE | TI_ADS7950_CR_CHAN(ch) | st->settings; + mutex_lock(&st->slock); + cmd = TI_ADS7950_CR_WRITE | TI_ADS7950_CR_CHAN(ch) | st->settings + | (st->gpio_signal_bitmask & TI_ADS7950_GPIO_MASK); st->single_tx = cmd; ret = spi_sync(st->spi, &st->scan_single_msg); @@ -298,6 +311,7 @@ static int ti_ads7950_scan_direct(struct iio_dev *indio_dev, unsigned int ch) ret = st->single_rx; out: + mutex_unlock(&st->slock); mutex_unlock(&indio_dev->mlock); return ret; @@ -362,6 +376,145 @@ static const struct iio_info ti_ads7950_info = { .update_scan_mode = ti_ads7950_update_scan_mode, }; +static void ti_ads7950_set(struct gpio_chip *chip, unsigned int offset, + int value) +{ + struct ti_ads7950_state *st = gpiochip_get_data(chip); + + mutex_lock(&st->slock); + + if (value) + st->gpio_signal_bitmask |= BIT(offset); + else + st->gpio_signal_bitmask &= ~BIT(offset); + + st->single_tx = cpu_to_be16(TI_ADS7950_CR_MANUAL | TI_ADS7950_CR_WRITE | + (st->gpio_signal_bitmask & TI_ADS7950_GPIO_MASK)); + spi_sync(st->spi, &st->scan_single_msg); + + mutex_unlock(&st->slock); +} + +static int ti_ads7950_get(struct gpio_chip *chip, unsigned int offset) +{ + struct ti_ads7950_state *st = gpiochip_get_data(chip); + int ret; + + mutex_lock(&st->slock); + + /* If set as output, return the output */ + if (st->gpio_direction_bitmask & BIT(offset)) { + ret = st->gpio_signal_bitmask & BIT(offset); + goto out; + } + + st->single_tx = cpu_to_be16(TI_ADS7950_CR_MANUAL | TI_ADS7950_CR_WRITE | + TI_ADS7950_CR_GPIO_DATA); + ret = spi_sync(st->spi, &st->scan_single_msg); + if (ret) + goto out; + + ret = ((st->single_rx >> 12) & BIT(offset)) ? 1 : 0; + +out: + mutex_unlock(&st->slock); + + return ret; +} + +static int ti_ads7950_get_direction(struct gpio_chip *chip, + unsigned int offset) +{ + struct ti_ads7950_state *st = gpiochip_get_data(chip); + + return !(st->gpio_direction_bitmask & BIT(offset)); +} + +static int _ti_ads7950_set_direction(struct gpio_chip *chip, int offset, + int input) +{ + struct ti_ads7950_state *st = gpiochip_get_data(chip); + int ret = 0; + + mutex_lock(&st->slock); + + if (input && (st->gpio_direction_bitmask & BIT(offset))) + st->gpio_direction_bitmask &= ~BIT(offset); + else if (!input && !(st->gpio_direction_bitmask & BIT(offset))) + st->gpio_direction_bitmask |= BIT(offset); + else + goto out; + + + st->single_tx = cpu_to_be16(TI_ADS7950_CR_GPIO | + (st->gpio_direction_bitmask & + TI_ADS7950_GPIO_MASK)); + ret = spi_sync(st->spi, &st->scan_single_msg); + +out: + mutex_unlock(&st->slock); + + return ret; +} + +static int ti_ads7950_direction_input(struct gpio_chip *chip, + unsigned int offset) +{ + return _ti_ads7950_set_direction(chip, offset, 1); +} + +static int ti_ads7950_direction_output(struct gpio_chip *chip, + unsigned int offset, int value) +{ + ti_ads7950_set(chip, offset, value); + + return _ti_ads7950_set_direction(chip, offset, 0); +} + +static int ti_ads7950_init_gpio(struct ti_ads7950_state *st) +{ + int ret; + + /* Initialize GPIO */ + mutex_lock(&st->slock); + + /* Default to GPIO input */ + st->gpio_direction_bitmask = 0x0; + st->single_tx = cpu_to_be16(TI_ADS7950_CR_GPIO | + (st->gpio_direction_bitmask & + TI_ADS7950_GPIO_MASK)); + ret = spi_sync(st->spi, &st->scan_single_msg); + if (ret) { + mutex_unlock(&st->slock); + return ret; + } + + /* Default to signal low */ + st->gpio_signal_bitmask = 0x0; + st->single_tx = cpu_to_be16(TI_ADS7950_CR_MANUAL | + TI_ADS7950_CR_WRITE | + (st->gpio_signal_bitmask & + TI_ADS7950_GPIO_MASK)); + ret = spi_sync(st->spi, &st->scan_single_msg); + mutex_unlock(&st->slock); + if (ret) + return ret; + + /* Add GPIO chip */ + st->chip.label = dev_name(&st->spi->dev); + st->chip.parent = &st->spi->dev; + st->chip.owner = THIS_MODULE; + st->chip.base = -1; + st->chip.ngpio = TI_ADS7950_NUM_GPIOS; + st->chip.get_direction = ti_ads7950_get_direction; + st->chip.direction_input = ti_ads7950_direction_input; + st->chip.direction_output = ti_ads7950_direction_output; + st->chip.get = ti_ads7950_get; + st->chip.set = ti_ads7950_set; + + return gpiochip_add_data(&st->chip, st); +} + static int ti_ads7950_probe(struct spi_device *spi) { struct ti_ads7950_state *st; @@ -457,8 +610,17 @@ static int ti_ads7950_probe(struct spi_device *spi) goto error_cleanup_ring; } + mutex_init(&st->slock); + ret = ti_ads7950_init_gpio(st); + if (ret) { + dev_err(&spi->dev, "Failed to initialize GPIOs\n"); + goto error_destroy_mutex; + } + return 0; +error_destroy_mutex: + mutex_destroy(&st->slock); error_cleanup_ring: iio_triggered_buffer_cleanup(indio_dev); error_disable_reg: @@ -475,6 +637,7 @@ static int ti_ads7950_remove(struct spi_device *spi) iio_device_unregister(indio_dev); iio_triggered_buffer_cleanup(indio_dev); regulator_disable(st->reg); + mutex_destroy(&st->slock); return 0; } -- 2.7.4