Received: by 2002:ac0:946b:0:0:0:0:0 with SMTP id j40csp135782imj; Thu, 14 Feb 2019 17:05:40 -0800 (PST) X-Google-Smtp-Source: AHgI3IYJ6lknQloqRNoM4KhiBRTFJjfzydu3INIRY8spHrSGwVJr03XH9p9yGEfJF8Qd/CqAG1sW X-Received: by 2002:a17:902:2bc9:: with SMTP id l67mr7331967plb.241.1550192740776; Thu, 14 Feb 2019 17:05:40 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1550192740; cv=none; d=google.com; s=arc-20160816; b=n0Kxh5YA8F/002yh0jvNQMG+afPq9IOdNKT3wOfTeLqCG/H6vISjD/bDf2JazhkRkP dC+5seRa0dGA5R6uyxUMB4wMS0q+YGEDQnlVZ7mSNUYtrjpHmunJ0YEQ2HojJQ5Sgu27 DvHQin1t/IH7cJF50lHHzVbGXPZ11jCS4ul2UCK7phAkWAr0ZlDQZJ3q7PYuZj7sRjU9 iS28QWpYxxkr05Tp/QUFZzYbbH1hzmeJAek3jUJq4p4pSpuCWQJi3ABPv2wMxGPYMEwH pxtKutk0TdsuRNEkajLmzSyKvSJA1MRyUOPCCZxo/zD+48z40BzufqnVLmk9j01Scn/Z 94hw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=b4KG16/kKXTTpwY13F636/vihUdhPsgYlktjigrDpDo=; b=o20ODyc0ipsm0lGAeQeLZNOrITh9sywfwY2O2MO39AZtiNeSDXiNmmq40qSBVtrPWQ DcaHBJAGGO6OGX52XvlFRTbHDxalc4HISww3wxB1fqCSqLfz5Xr/pUqsmW6j3/sakOz1 90GOy7B+SwTCcwhihBhUFCBIw6WXWnMKiYfns6yIhPWy5ArfmG5GsH+xbfKIOYjiBnae yvWp80QRE6caUQRbatzSDneeO1RefTOj9iNiEQABOQJkqKrdE2tFWphD6DUC3qcFd0kK No0v5QM141UHv5SgW75ExaYlJsc3cS4GtBChkMoAT/OXbIWDM1sEzarwHxE5DlABD/wB ZQtg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r59si4181188plb.247.2019.02.14.17.05.25; Thu, 14 Feb 2019 17:05:40 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S2437292AbfBNRLd (ORCPT + 99 others); Thu, 14 Feb 2019 12:11:33 -0500 Received: from usa-sjc-mx-foss1.foss.arm.com ([217.140.101.70]:47860 "EHLO foss.arm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727361AbfBNRLa (ORCPT ); Thu, 14 Feb 2019 12:11:30 -0500 Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.72.51.249]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 31918EBD; Thu, 14 Feb 2019 09:11:30 -0800 (PST) Received: from fuggles.cambridge.arm.com (usa-sjc-imap-foss1.foss.arm.com [10.72.51.249]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 41D7E3F589; Thu, 14 Feb 2019 09:11:28 -0800 (PST) Date: Thu, 14 Feb 2019 17:11:25 +0000 From: Will Deacon To: Jeremy Linton Cc: linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, linux-acpi@vger.kernel.org, devel@acpica.org, catalin.marinas@arm.com, mark.rutland@arm.com, robert.moore@intel.com, erik.schmauss@intel.com, rafael.j.wysocki@intel.com, lenb@kernel.org Subject: Re: [RFC 2/3] arm_pmu: acpi: spe: Add initial MADT/SPE probing Message-ID: <20190214171125.GG2475@fuggles.cambridge.arm.com> References: <20190209004718.3292087-1-jeremy.linton@arm.com> <20190209004718.3292087-3-jeremy.linton@arm.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20190209004718.3292087-3-jeremy.linton@arm.com> User-Agent: Mutt/1.11.1+86 (6f28e57d73f2) () Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Jeremy, On Fri, Feb 08, 2019 at 06:47:17PM -0600, Jeremy Linton wrote: > ACPI 6.3 adds additional fields to the MADT GICC > structure to describe SPE PPI's. We pick these out > of the cached reference to the madt_gicc structure > similarly to the core PMU code. We then create a platform > device referring to the IRQ and let the user/module loader > decide whether to load the SPE driver. > > Signed-off-by: Jeremy Linton > --- > arch/arm64/include/asm/acpi.h | 3 ++ > drivers/perf/arm_pmu_acpi.c | 67 +++++++++++++++++++++++++++++++++++ > 2 files changed, 70 insertions(+) > > diff --git a/arch/arm64/include/asm/acpi.h b/arch/arm64/include/asm/acpi.h > index 2def77ec14be..f9f9f2eb5d54 100644 > --- a/arch/arm64/include/asm/acpi.h > +++ b/arch/arm64/include/asm/acpi.h > @@ -40,6 +40,9 @@ > (!(entry) || (entry)->header.length < ACPI_MADT_GICC_MIN_LENGTH || \ > (unsigned long)(entry) + (entry)->header.length > (end)) > > +#define ACPI_MADT_GICC_SPE (ACPI_OFFSET(struct acpi_madt_generic_interrupt, \ > + spe_overflow_interrupt) + sizeof(u16)) > + > /* Basic configuration for ACPI */ > #ifdef CONFIG_ACPI > pgprot_t __acpi_get_mem_attribute(phys_addr_t addr); > diff --git a/drivers/perf/arm_pmu_acpi.c b/drivers/perf/arm_pmu_acpi.c > index 0f197516d708..725d413b47dc 100644 > --- a/drivers/perf/arm_pmu_acpi.c > +++ b/drivers/perf/arm_pmu_acpi.c > @@ -74,6 +74,71 @@ static void arm_pmu_acpi_unregister_irq(int cpu) > acpi_unregister_gsi(gsi); > } > > +static struct resource spe_resources[] = { > + { > + /* irq */ > + .flags = IORESOURCE_IRQ, > + } > +}; > + > +static struct platform_device spe_dev = { > + .name = "arm,spe-v1", > + .id = -1, > + .resource = spe_resources, > + .num_resources = ARRAY_SIZE(spe_resources) > +}; > + > +/* > + * For lack of a better place, hook the normal PMU MADT walk > + * and create a SPE device if we detect a recent MADT with > + * a homogeneous PPI mapping. > + */ > +static int arm_spe_acpi_parse_irqs(void) > +{ > + int cpu, ret, irq; > + u16 gsi = 0; > + bool first = true; > + > + struct acpi_madt_generic_interrupt *gicc; > + > + /* > + * sanity check all the GICC tables for the same interrupt number > + * for now we only support homogeneous ACPI/SPE machines. > + */ > + for_each_possible_cpu(cpu) { > + gicc = acpi_cpu_get_madt_gicc(cpu); > + > + if (gicc->header.length < ACPI_MADT_GICC_SPE) > + return -ENODEV; > + > + if (first) { > + gsi = gicc->spe_overflow_interrupt; > + if (!gsi) > + return -ENODEV; > + first = false; > + } else if (gsi != gicc->spe_overflow_interrupt) { > + pr_warn("ACPI: SPE must have homogeneous interrupts\n"); > + return -EINVAL; > + } Unfortunately, I don't think this is sufficient to detect a homogeneous system: we'll have to check the MIDRs instead, which is nasty. I would personally be in favour of enforcing homogeneity for ACPI systems when we bring up secondary CPUs, but I suspect others would disagree. Will