Received: by 2002:ac0:946b:0:0:0:0:0 with SMTP id j40csp1249627imj; Sun, 17 Feb 2019 01:18:50 -0800 (PST) X-Google-Smtp-Source: AHgI3Iam/71wFTcwMe6FfH27BipeL0SozWvCt/MotUvDN5Tv1wmkcjvRe8o/e74PyMhy+aEmBLM0 X-Received: by 2002:a63:8b4b:: with SMTP id j72mr13455095pge.100.1550395130148; Sun, 17 Feb 2019 01:18:50 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1550395130; cv=none; d=google.com; s=arc-20160816; b=N1tl17XdjhQ6E5jjAdSJEWj1idSo6O7lTznUwkT9uxkN/n9usGESfIlrO8stoZK9HB B4zEc/unsI/oqwtaMuJD7qQYFvuV8PdLoMBd7xVk0Ok1drM/9upAnhFg/DkKq6pIwG+C SPc3X9X7IApwRwBMLR17E15jLwXG0SutJP9CONOJVHExxZ7n0QH4qRjL97ryt7zJbuI0 5VhjnxTM4kdWHqTnGlH9IORl+qNWgGHk2TVY+/xcwPQ4sAvnfGzmUFJHkHyp2OcNK2ke 5duJN5qWLPJZOPTxmt7+2j1miEThZ7y/iTVrlfYPo1eo65w1+npDzl5o3aMFiA+4qaFq tn+w== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=AMRkJTwb9fsfl/p3ndiAxWTm5MhUcp2m2r+AK8rUb58=; b=cYBWbKWbNUrhkVBtL79ZgamLJgfK14D0AX7G7JqgD4kqjkXc/6kftwhvsYTQFrkD2x xPleG50X1HN1dzBARoSQ86T17GpKgN82Hl2CzHq7oWGucNXIzCxjpwtPgopbxDgJS0qj XPanOY1DZcm6pVJz3y2tEByjWgg3kPHyTi6ojDZYs6ISGo51MwzbZ973pEi/CoyZNWpe xKXSe4asuCHc4Qu0seXK56enF2tzDqE+TMrDQDO/tHSkMyUBuVojLM0DvCl+mQ/60rwF q3EaAt5At3YEanl1YTi/4RAaSelnubAQ7GWL20yFxpyX6BG5/QIRo+dYHox4ACskLJxB LcTg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g12si4036396pla.52.2019.02.17.01.18.34; Sun, 17 Feb 2019 01:18:50 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727918AbfBQJJk (ORCPT + 99 others); Sun, 17 Feb 2019 04:09:40 -0500 Received: from mailgw02.mediatek.com ([210.61.82.184]:32460 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1727866AbfBQJJj (ORCPT ); Sun, 17 Feb 2019 04:09:39 -0500 X-UUID: 8f4487a8aa0344b48070a82c45f9b3b3-20190217 X-UUID: 8f4487a8aa0344b48070a82c45f9b3b3-20190217 Received: from mtkcas08.mediatek.inc [(172.21.101.126)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 1526533876; Sun, 17 Feb 2019 17:09:36 +0800 Received: from mtkcas09.mediatek.inc (172.21.101.178) by mtkmbs03n2.mediatek.inc (172.21.101.182) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Sun, 17 Feb 2019 17:09:34 +0800 Received: from localhost.localdomain (10.17.3.153) by mtkcas09.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Sun, 17 Feb 2019 17:09:33 +0800 From: Yong Wu To: Joerg Roedel , Matthias Brugger , Robin Murphy , Rob Herring CC: Evan Green , Tomasz Figa , Will Deacon , , , , , , , , , , Nicolas Boichat , , Matthias Kaehlcke Subject: [PATCH v6 21/22] iommu/mediatek: Fix iova_to_phys PA start for 4GB mode Date: Sun, 17 Feb 2019 17:04:59 +0800 Message-ID: <1550394300-17420-22-git-send-email-yong.wu@mediatek.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1550394300-17420-1-git-send-email-yong.wu@mediatek.com> References: <1550394300-17420-1-git-send-email-yong.wu@mediatek.com> MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: A03FC85A1534744839235B7610B674A00EC328C3D11EB0E0D3B1E3A261BAEF602000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org In the 4GB mode, the physical address is remapped, Here is the detailed remap relationship. CPU PA -> HW PA 0x4000_0000 0x1_4000_0000 (Add bit32) 0x8000_0000 0x1_8000_0000 ... 0xc000_0000 0x1_c000_0000 ... 0x1_0000_0000 0x1_0000_0000 (No change) Thus, we always add bit32 for PA when entering mtk_iommu_map. But in the iova_to_phys, the CPU don't need this bit32 if the PA is from 0x1_4000_0000 to 0x1_ffff_ffff. This patch discards the bit32 in this iova_to_phys in the 4GB mode. Signed-off-by: Yong Wu --- drivers/iommu/mtk_iommu.c | 18 ++++++++++++++++++ 1 file changed, 18 insertions(+) diff --git a/drivers/iommu/mtk_iommu.c b/drivers/iommu/mtk_iommu.c index 0277396..076d333 100644 --- a/drivers/iommu/mtk_iommu.c +++ b/drivers/iommu/mtk_iommu.c @@ -119,6 +119,19 @@ struct mtk_iommu_domain { static const struct iommu_ops mtk_iommu_ops; +/* + * In M4U 4GB mode, the physical address is remapped as below: + * CPU PA -> M4U HW PA + * 0x4000_0000 0x1_4000_0000 (Add bit32) + * 0x8000_0000 0x1_8000_0000 ... + * 0xc000_0000 0x1_c000_0000 ... + * 0x1_0000_0000 0x1_0000_0000 (No change) + * + * Thus, We always add BIT32 in the iommu_map and disable BIT32 if PA is >= + * 0x1_4000_0000 in the iova_to_phys. + */ +#define MTK_IOMMU_4GB_MODE_PA_140000000 0x140000000UL + static LIST_HEAD(m4ulist); /* List all the M4U HWs */ #define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list) @@ -415,6 +428,7 @@ static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain, dma_addr_t iova) { struct mtk_iommu_domain *dom = to_mtk_domain(domain); + struct mtk_iommu_data *data = mtk_iommu_get_m4u_data(); unsigned long flags; phys_addr_t pa; @@ -422,6 +436,10 @@ static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain, pa = dom->iop->iova_to_phys(dom->iop, iova); spin_unlock_irqrestore(&dom->pgtlock, flags); + if (data->plat_data->has_4gb_mode && data->dram_is_4gb && + pa >= MTK_IOMMU_4GB_MODE_PA_140000000) + pa &= ~BIT_ULL(32); + return pa; } -- 1.9.1