Received: by 2002:ac0:a679:0:0:0:0:0 with SMTP id p54csp502238imp; Wed, 20 Feb 2019 04:08:23 -0800 (PST) X-Google-Smtp-Source: AHgI3Ia5RBJqw7Mac6Bj3MbKN4p4gVRGTXj6wIDs/aO11fy1LNRGe/eGejRwS1b3A1tNDJAXNxWv X-Received: by 2002:a62:1112:: with SMTP id z18mr34370520pfi.173.1550664503507; Wed, 20 Feb 2019 04:08:23 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1550664503; cv=none; d=google.com; s=arc-20160816; b=Y9JmRBJgvOo5GJ/PQWdRqmrRyCAjBOw4Svp64G7VNvwuLrMb1MhLpF29qhEAxUDPCP gL4+zaiHMtXcZzw+Pe0ldSKTANVmiJH7RkGQ4/M/dj02aXVUefuIF1dYSuNwW+mUXrzm fi+fXcwbe8xx7kUaasBgIcg4BgZZjnPyyTiDmW89DmNpxJPROiruJLrM9vaFNg9yUYn8 xV9HwyjnccDVPJ6m6LhdGvsFppTkjX4tWXqv1AVV1+/Tc/VzVmxarrKaNe2ST3rwktzE 09MHONBeAinCmxh8LX21dbfkvsYDLyUnBIAnaVH3XdFu3zOpRHlZZGHKdZ1OsqUaTt2Q 9IdA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from; bh=TA0N5W6LS7ALOrRhz6PCPHDQ0M75bx4QtDRv6OGDl1I=; b=dICuc6QhYh2h/rU/4TbCZQVtCXIxZ9Z3QJN+tG813CtbpZhPUyw6IclnU5vQAlre2X ff3mHTk0mrOKJyP9h/9+BsjkA92qty7cN46mk0gLD6G39gIFXk2rjLPSycPu/5Us9PfB JDp65JbUIO2iWg9DiVLdQ9wHdJ3JfygD0VRaJHZy0SH2a1wAG0R9/YKcizNvr54f2Z1D lpdZuR+kVMNDsQ1GPqkLHo/rjppkEeiHpOsdG+wJHE7SnYIDGjxGYNCNKvT19fSlcmJv yalBV0n9fD/G9O6YBhuxjweNsP4xqhMYpI+L1/gGihPqgcMLMPMdQBDVu/sYtiezNJlG dyfw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id c6si7693262plr.166.2019.02.20.04.08.07; Wed, 20 Feb 2019 04:08:23 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727484AbfBTMHi (ORCPT + 99 others); Wed, 20 Feb 2019 07:07:38 -0500 Received: from unicorn.mansr.com ([81.2.72.234]:44766 "EHLO unicorn.mansr.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726841AbfBTMHh (ORCPT ); Wed, 20 Feb 2019 07:07:37 -0500 Received: by unicorn.mansr.com (Postfix, from userid 51770) id 6DC5A15632; Wed, 20 Feb 2019 12:07:36 +0000 (GMT) From: Mans Rullgard To: Maxime Ripard , Chen-Yu Tsai Cc: Rob Herring , Mark Rutland , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH v2] ARM: dts: sun7i: add pinctrl for missing uart mux options Date: Wed, 20 Feb 2019 12:07:17 +0000 Message-Id: <20190220120717.30650-1-mans@mansr.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190216182132.12895-1-mans@mansr.com> References: <20190216182132.12895-1-mans@mansr.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This adds pinctrl settings for various missing uart options. Signed-off-by: Mans Rullgard --- Changed in v2: - add /omit-if-no-ref/ tags to new nodes --- arch/arm/boot/dts/sun7i-a20.dtsi | 54 ++++++++++++++++++++++++++++++++ 1 file changed, 54 insertions(+) diff --git a/arch/arm/boot/dts/sun7i-a20.dtsi b/arch/arm/boot/dts/sun7i-a20.dtsi index af5b067a5f83..76d0c961f01e 100644 --- a/arch/arm/boot/dts/sun7i-a20.dtsi +++ b/arch/arm/boot/dts/sun7i-a20.dtsi @@ -944,6 +944,36 @@ function = "uart0"; }; + /omit-if-no-ref/ + uart0_pf_pins: uart0-pf-pins { + pins = "PF2", "PF4"; + function = "uart0"; + }; + + /omit-if-no-ref/ + uart1_pa_pins: uart1-pa-pins { + pins = "PA10", "PA11"; + function = "uart1"; + }; + + /omit-if-no-ref/ + uart1_cts_rts_pa_pins: uart1-cts-rts-pa-pins { + pins = "PA12", "PIA13"; + function = "uart2"; + }; + + /omit-if-no-ref/ + uart2_pa_pins: uart2-pa-pins { + pins = "PIA2", "PIA3"; + function = "uart2"; + }; + + /omit-if-no-ref/ + uart2_cts_rts_pa_pins: uart2-cts-rts-pa-pins { + pins = "PA0", "PIA1"; + function = "uart2"; + }; + uart2_pi_pins: uart2-pi-pins { pins = "PI18", "PI19"; function = "uart2"; @@ -969,6 +999,12 @@ function = "uart3"; }; + /omit-if-no-ref/ + uart3_cts_rts_ph_pins: uart3-cts-rts-ph-pins { + pins = "PH2", "PH3"; + function = "uart3"; + }; + uart4_pg_pins: uart4-pg-pins { pins = "PG10", "PG11"; function = "uart4"; @@ -979,16 +1015,34 @@ function = "uart4"; }; + /omit-if-no-ref/ + uart5_ph_pins: uart5-ph-pins { + pins = "PH6", "PH7"; + function = "uart5"; + }; + uart5_pi_pins: uart5-pi-pins { pins = "PI10", "PI11"; function = "uart5"; }; + /omit-if-no-ref/ + uart6_pa_pins: uart6-pa-pins { + pins = "PA12", "PA13"; + function = "uart6"; + }; + uart6_pi_pins: uart6-pi-pins { pins = "PI12", "PI13"; function = "uart6"; }; + /omit-if-no-ref/ + uart7_pa_pins: uart7-pa-pins { + pins = "PA14", "PA15"; + function = "uart7"; + }; + uart7_pi_pins: uart7-pi-pins { pins = "PI20", "PI21"; function = "uart7"; -- 2.20.1