Received: by 2002:ac0:a679:0:0:0:0:0 with SMTP id p54csp787352imp; Thu, 21 Feb 2019 11:10:15 -0800 (PST) X-Google-Smtp-Source: AHgI3IalXBJqlNNtAVCXj6i7INUVWTjZ5H+3eWgQ7WVQgl5XOt7xRV8fNjrheZN39z8pfhxRC3qp X-Received: by 2002:a63:8948:: with SMTP id v69mr88971pgd.140.1550776215797; Thu, 21 Feb 2019 11:10:15 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1550776215; cv=none; d=google.com; s=arc-20160816; b=wh/u9N9Vmt8wKciU3keNzN2QjSuxxy7NCM8pYiyuvipD1R5Vhuz3HbwdYd2UoiIksx FGwIzYelrzFUHypBad4VpA8efwVMkjWz+IrFFHTfCP6EAAUDiv2+Hcssr0LDtYIEcKDU zDUskbzjUcKfwdkV+BK/XS8uA+k/aflJn/74YWSBXSH9Ab59svnP2LGQZZ0zoCCB9YWa wlVsVRfp/nA8rxczAG3jJfG8+ZHsyMgePtdVmyHBKz0owTsVn0JNlyTTsnGLy4TngzMB GQWwX2wxXxTV3TnuZt7O3cK2q2pNwWRemWk0+ShQ9ZCvcinzq5SPZpgK30phxMlHWnf1 +bLw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:date:cc:to:subject:from:references :in-reply-to:message-id:dkim-signature; bh=CIDCQplRaPuHh8Jod9JMYw1VsHVW6X2UEb3TMqnZNuo=; b=oN6+js2fh3AU34fTlDr+8g0LclLVcqthm/6b7mWtpzvdaCdefOUPhGOEDOeFYC60qm AH9XZdiOSi0mtmsKVWA5+ja7U2DwxVjTA2VFx/rQWbUf3ivYBInkgqKSKxJlsPJKmQSu vpeH4TNpPB1qW53LJeAzkdfv+dsDe620zbkvHgbRkwc8lrYFQ3u9E/+TTxETE9hikLmg p8OsW50SQFDVZ4JdgdvA+4t3tKmjAItLiTkCW83CMb6rdSNHktREk7NMvNQNZqg6vOwA 85WJBbx6DxeDednKcJlpI9b/JuV6UeZH76aKIpQT7llQtO8mug8RZbiRN4XUvuFi3y/J ZnVQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@c-s.fr header.s=mail header.b=cwzK+Mgp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 125si968565pfz.148.2019.02.21.11.10.00; Thu, 21 Feb 2019 11:10:15 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@c-s.fr header.s=mail header.b=cwzK+Mgp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726893AbfBUTJQ (ORCPT + 99 others); Thu, 21 Feb 2019 14:09:16 -0500 Received: from pegase1.c-s.fr ([93.17.236.30]:13127 "EHLO pegase1.c-s.fr" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726488AbfBUTIu (ORCPT ); Thu, 21 Feb 2019 14:08:50 -0500 Received: from localhost (mailhub1-int [192.168.12.234]) by localhost (Postfix) with ESMTP id 4453ss26Plz9v9DJ; Thu, 21 Feb 2019 20:08:49 +0100 (CET) Authentication-Results: localhost; dkim=pass reason="1024-bit key; insecure key" header.d=c-s.fr header.i=@c-s.fr header.b=cwzK+Mgp; dkim-adsp=pass; dkim-atps=neutral X-Virus-Scanned: Debian amavisd-new at c-s.fr Received: from pegase1.c-s.fr ([192.168.12.234]) by localhost (pegase1.c-s.fr [192.168.12.234]) (amavisd-new, port 10024) with ESMTP id 6WulGeij27Uo; Thu, 21 Feb 2019 20:08:49 +0100 (CET) Received: from messagerie.si.c-s.fr (messagerie.si.c-s.fr [192.168.25.192]) by pegase1.c-s.fr (Postfix) with ESMTP id 4453ss148vz9v9DG; Thu, 21 Feb 2019 20:08:49 +0100 (CET) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=c-s.fr; s=mail; t=1550776129; bh=CIDCQplRaPuHh8Jod9JMYw1VsHVW6X2UEb3TMqnZNuo=; h=In-Reply-To:References:From:Subject:To:Cc:Date:From; b=cwzK+Mgpyfu/GfhKM815cIMVeHZJJfW6j2OPd03nKtndujvqFTKUwqfPlumlZ5pIB agTnr3Wcs2AJu5Az7U5L7kJ+YNQxoqkol/oxmJkc2z4tF+UQ9Locm87ktDm4UsWBxy wtDBMvg4du65IuAdDlQuZTXAsUWdUqIj5oTYl2xg= Received: from localhost (localhost [127.0.0.1]) by messagerie.si.c-s.fr (Postfix) with ESMTP id 2676D8B86A; Thu, 21 Feb 2019 20:08:49 +0100 (CET) X-Virus-Scanned: amavisd-new at c-s.fr Received: from messagerie.si.c-s.fr ([127.0.0.1]) by localhost (messagerie.si.c-s.fr [127.0.0.1]) (amavisd-new, port 10023) with ESMTP id G8b9ZjZa_Kpf; Thu, 21 Feb 2019 20:08:49 +0100 (CET) Received: from po16846vm.idsi0.si.c-s.fr (unknown [192.168.4.90]) by messagerie.si.c-s.fr (Postfix) with ESMTP id E13D58B852; Thu, 21 Feb 2019 20:08:48 +0100 (CET) Received: by po16846vm.idsi0.si.c-s.fr (Postfix, from userid 0) id A99DB6EF61; Thu, 21 Feb 2019 19:08:48 +0000 (UTC) Message-Id: In-Reply-To: References: From: Christophe Leroy Subject: [PATCH v5 12/16] powerpc/mm/32s: add setibat() clearibat() and update_bats() To: Benjamin Herrenschmidt , Paul Mackerras , Michael Ellerman , j.neuschaefer@gmx.net Cc: linux-kernel@vger.kernel.org, linuxppc-dev@lists.ozlabs.org Date: Thu, 21 Feb 2019 19:08:48 +0000 (UTC) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org setibat() and clearibat() allows to manipulate IBATs independently of DBATs. update_bats() allows to update bats after init. This is done with MMU off. Signed-off-by: Christophe Leroy --- arch/powerpc/include/asm/book3s/32/mmu-hash.h | 2 ++ arch/powerpc/kernel/head_32.S | 35 +++++++++++++++++++++++++++ arch/powerpc/mm/ppc_mmu_32.c | 32 ++++++++++++++++++++++++ 3 files changed, 69 insertions(+) diff --git a/arch/powerpc/include/asm/book3s/32/mmu-hash.h b/arch/powerpc/include/asm/book3s/32/mmu-hash.h index 0c261ba2c826..5cb588395fdc 100644 --- a/arch/powerpc/include/asm/book3s/32/mmu-hash.h +++ b/arch/powerpc/include/asm/book3s/32/mmu-hash.h @@ -92,6 +92,8 @@ typedef struct { unsigned long vdso_base; } mm_context_t; +void update_bats(void); + /* patch sites */ extern s32 patch__hash_page_A0, patch__hash_page_A1, patch__hash_page_A2; extern s32 patch__hash_page_B, patch__hash_page_C; diff --git a/arch/powerpc/kernel/head_32.S b/arch/powerpc/kernel/head_32.S index c2f564690778..91b302b0797f 100644 --- a/arch/powerpc/kernel/head_32.S +++ b/arch/powerpc/kernel/head_32.S @@ -1104,6 +1104,41 @@ BEGIN_MMU_FTR_SECTION END_MMU_FTR_SECTION_IFSET(MMU_FTR_USE_HIGH_BATS) blr +_ENTRY(update_bats) + lis r4, 1f@h + ori r4, r4, 1f@l + tophys(r4, r4) + mfmsr r6 + mflr r7 + li r3, MSR_KERNEL & ~(MSR_IR | MSR_DR) + rlwinm r0, r6, 0, ~MSR_RI + rlwinm r0, r0, 0, ~MSR_EE + mtmsr r0 + mtspr SPRN_SRR0, r4 + mtspr SPRN_SRR1, r3 + SYNC + RFI +1: bl clear_bats + lis r3, BATS@ha + addi r3, r3, BATS@l + tophys(r3, r3) + LOAD_BAT(0, r3, r4, r5) + LOAD_BAT(1, r3, r4, r5) + LOAD_BAT(2, r3, r4, r5) + LOAD_BAT(3, r3, r4, r5) +BEGIN_MMU_FTR_SECTION + LOAD_BAT(4, r3, r4, r5) + LOAD_BAT(5, r3, r4, r5) + LOAD_BAT(6, r3, r4, r5) + LOAD_BAT(7, r3, r4, r5) +END_MMU_FTR_SECTION_IFSET(MMU_FTR_USE_HIGH_BATS) + li r3, MSR_KERNEL & ~(MSR_IR | MSR_DR | MSR_RI) + mtmsr r3 + mtspr SPRN_SRR0, r7 + mtspr SPRN_SRR1, r6 + SYNC + RFI + flush_tlbs: lis r10, 0x40 1: addic. r10, r10, -0x1000 diff --git a/arch/powerpc/mm/ppc_mmu_32.c b/arch/powerpc/mm/ppc_mmu_32.c index ff8580c6ab11..66f1319e8e20 100644 --- a/arch/powerpc/mm/ppc_mmu_32.c +++ b/arch/powerpc/mm/ppc_mmu_32.c @@ -106,6 +106,38 @@ static unsigned int block_size(unsigned long base, unsigned long top) return min3(max_size, 1U << base_shift, 1U << block_shift); } +/* + * Set up one of the IBAT (block address translation) register pairs. + * The parameters are not checked; in particular size must be a power + * of 2 between 128k and 256M. + * Only for 603+ ... + */ +static void setibat(int index, unsigned long virt, phys_addr_t phys, + unsigned int size, pgprot_t prot) +{ + unsigned int bl = (size >> 17) - 1; + int wimgxpp; + struct ppc_bat *bat = BATS[index]; + unsigned long flags = pgprot_val(prot); + + if (!cpu_has_feature(CPU_FTR_NEED_COHERENT)) + flags &= ~_PAGE_COHERENT; + + wimgxpp = (flags & _PAGE_COHERENT) | (_PAGE_EXEC ? BPP_RX : BPP_XX); + bat[0].batu = virt | (bl << 2) | 2; /* Vs=1, Vp=0 */ + bat[0].batl = BAT_PHYS_ADDR(phys) | wimgxpp; + if (flags & _PAGE_USER) + bat[0].batu |= 1; /* Vp = 1 */ +} + +static void clearibat(int index) +{ + struct ppc_bat *bat = BATS[index]; + + bat[0].batu = 0; + bat[0].batl = 0; +} + unsigned long __init mmu_mapin_ram(unsigned long base, unsigned long top) { int idx; -- 2.13.3