Received: by 2002:ac0:a679:0:0:0:0:0 with SMTP id p54csp1314623imp; Fri, 22 Feb 2019 00:44:00 -0800 (PST) X-Google-Smtp-Source: AHgI3IatpBmls8l0jFPQEUYhUCvBjsA+FuxVG0rtMXHJvX1hg0ChYhLGCK3w8OuuPrfHiE2F6wCc X-Received: by 2002:a17:902:8b82:: with SMTP id ay2mr3071526plb.64.1550825040185; Fri, 22 Feb 2019 00:44:00 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1550825040; cv=none; d=google.com; s=arc-20160816; b=marNl4Jzioob+XJ9t8DieOuYDks7+11b7alzY2S5TFrLbfUFr4eXJJjrDZ5XyZzPIY qZwoKDgIOZY6yBSTgjY8noWh/Wi/pLyXa9I/iFKaeys1l6zLAjr2jllJ18307SYFk3YA xJpe5NyPtKaom5ZR/A9J9POhkofHDTacL/Y7R5kVFC6dgNj4ZzmPCE7sgFMjDjJTFqIV 8v4wH2pVWvGh2qZo34H6MyAcKVa76ZuiJqjX1//BgFq6eyC2VvMBsBApIBDBpmPKqiM4 Tgc+uqSzj91ubcmLk76vQhn2vKO3gATEAK0wRFclb/lgplNJNYKV7YfkcCQEDQ61FJnu wCBg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding :content-language:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dkim-signature; bh=TIMkDMfthmAAU01Oq36l3p4cue8tx03A0VQKFdmbIZw=; b=VOimI7HzlBkdBWvt2onskk91L2o9GLeSbIXcyd4uCo+nR9P5vBm6HqHMTINbqGyAhD mwwEJOrm37T+0Z7FiCC46ooZpp9qW3r6Dfr00hbsZPzvr5ddy+Mm0USKNfBq+VMKTuf5 KMXtwUW4eBTfAucs9JjcTbRXTBqUaXdodhhxdRC264tRNizx2Tvhmmj/L+yUVzCtImyI 0MRzolX1guqNilq+xgy8G4Y5zMc9Mp7EArujguAFvhW/lTkZcpBD3ywOmuUg8whcKahe 0BYdA1nG3UmlWRhhSFiC8bWEgAOH7J4sXVVkKracTy1Ikixix5qvo5CAywq7xZwo2nPg FGrA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=Gz7AFVhR; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i16si844063pgg.573.2019.02.22.00.43.44; Fri, 22 Feb 2019 00:44:00 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=Gz7AFVhR; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726458AbfBVInS (ORCPT + 99 others); Fri, 22 Feb 2019 03:43:18 -0500 Received: from mail-wr1-f65.google.com ([209.85.221.65]:46988 "EHLO mail-wr1-f65.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725855AbfBVInR (ORCPT ); Fri, 22 Feb 2019 03:43:17 -0500 Received: by mail-wr1-f65.google.com with SMTP id i16so1387099wrs.13 for ; Fri, 22 Feb 2019 00:43:15 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; h=subject:to:cc:references:from:message-id:date:user-agent :mime-version:in-reply-to:content-language:content-transfer-encoding; bh=TIMkDMfthmAAU01Oq36l3p4cue8tx03A0VQKFdmbIZw=; b=Gz7AFVhRwOSNT+tQySrUlUGAvyQiopdU4n81tghKucl4i+HPPLU60RiXs9863r351E Jfr3h4+ELupqHIr0fpnOjuloSmfzPAzlimnU13TeWMWADaQLTCD+cW0aWV/RVgiAHs1l MsRE0/zwlx5T9Ep6E87BUIWAbegnZiVIVr0pl3bym9a/i2/2XfRVnbV3qGkzj3yCtJ1f S2Qd0NqZyzRREjVJBV9YqwJ/Eg5DMXZQSTbdFwpTx8bIZu5wx719nnz85iva4E3zeIZS nWnM/Wny0sgQUd5U+rnfWpW4VHg35U2v54NlUbT8C+Q5LmXfQLGM220esA8sDCGfoTMk Xjzg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:subject:to:cc:references:from:message-id:date :user-agent:mime-version:in-reply-to:content-language :content-transfer-encoding; bh=TIMkDMfthmAAU01Oq36l3p4cue8tx03A0VQKFdmbIZw=; b=mii4UTtc00yuHyhI/Klp6r67M3dlIN3v9BpcxhirlN3X9F/GDGyfa6+FPqv5qdqF/C VqTC49iHg7U3/KAV1eisrCPIKjMBU04zPEpWk/HGbG18pA6orrLKpz7CZxpyKLBaeM/I q/r1p68MRTHR8mObGTMAuGUppLIUnkSHiUVrCc8X+85xxe4uyezLgbyRm8ai3By2swno C9UdS5RGWt/hjiF1//tmDHDJjzftgW3wnsKMS9hmtbCpfvbZK3//nAx/OJiHED4YPVGS abhURViizOQrB5sxFMk3YkSpqT0nVIfQBHO8FJ17p6N9Inqo5mOylHo6PDO0D/q7xbwX qbTg== X-Gm-Message-State: AHQUAuawwHiHTKR/2mW16yFpc7mU6QJihpB302R79VQfK/1YqGywVNDl p8/WeNMF3iXHPQJCsPP2PAtZnA== X-Received: by 2002:adf:9f54:: with SMTP id f20mr2107268wrg.88.1550824994114; Fri, 22 Feb 2019 00:43:14 -0800 (PST) Received: from [192.168.0.41] (222.51.92.92.rev.sfr.net. [92.92.51.222]) by smtp.googlemail.com with ESMTPSA id 132sm2772605wmd.27.2019.02.22.00.43.12 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Fri, 22 Feb 2019 00:43:13 -0800 (PST) Subject: Re: [PATCH V7 2/8] clocksource: tegra: add Tegra210 timer support To: Joseph Lo , Thierry Reding , Jonathan Hunter , Thomas Gleixner Cc: linux-tegra@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Thierry Reding References: <20190221072150.4395-1-josephl@nvidia.com> <20190221072150.4395-3-josephl@nvidia.com> From: Daniel Lezcano Message-ID: <6dbc34d0-6922-0eab-48ca-ddcae4554655@linaro.org> Date: Fri, 22 Feb 2019 09:43:12 +0100 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:60.0) Gecko/20100101 Thunderbird/60.4.0 MIME-Version: 1.0 In-Reply-To: <20190221072150.4395-3-josephl@nvidia.com> Content-Type: text/plain; charset=utf-8 Content-Language: en-US Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On 21/02/2019 08:21, Joseph Lo wrote: > Add support for the Tegra210 timer that runs at oscillator clock > (TMR10-TMR13). We need these timers to work as clock event device and to > replace the ARMv8 architected timer due to it can't survive across the > power cycle of the CPU core or CPUPORESET signal. So it can't be a wake-up > source when CPU suspends in power down state. > > Also convert the original driver to use timer-of API. > > Cc: Daniel Lezcano > Cc: Thomas Gleixner > Cc: linux-kernel@vger.kernel.org > Signed-off-by: Joseph Lo > Acked-by: Thierry Reding > Acked-by: Jon Hunter > --- Acked-by: Daniel Lezcano Will you take care of dropping the persistent clocksource code in this driver? > v7: > * kconfig fix for 'depends on ARM || ARM64' > * move suspend/resume to clkevt > * refine the usage for the macro of TIMER_OF_DECLARE > v6: > * refine the timer defines > * add ack tag from Jon. > v5: > * add ack tag from Thierry > v4: > * merge timer-tegra210.c in previous version into timer-tegra20.c > v3: > * use timer-of API > v2: > * add error clean-up code > --- > drivers/clocksource/Kconfig | 3 +- > drivers/clocksource/timer-tegra20.c | 370 +++++++++++++++++++--------- > include/linux/cpuhotplug.h | 1 + > 3 files changed, 262 insertions(+), 112 deletions(-) > > diff --git a/drivers/clocksource/Kconfig b/drivers/clocksource/Kconfig > index 8dfd3bc448d0..5d93e580e5dc 100644 > --- a/drivers/clocksource/Kconfig > +++ b/drivers/clocksource/Kconfig > @@ -131,7 +131,8 @@ config SUN5I_HSTIMER > config TEGRA_TIMER > bool "Tegra timer driver" if COMPILE_TEST > select CLKSRC_MMIO > - depends on ARM > + select TIMER_OF > + depends on ARM || ARM64 > help > Enables support for the Tegra driver. > > diff --git a/drivers/clocksource/timer-tegra20.c b/drivers/clocksource/timer-tegra20.c > index 4293943f4e2b..fdb3d795a409 100644 > --- a/drivers/clocksource/timer-tegra20.c > +++ b/drivers/clocksource/timer-tegra20.c > @@ -15,21 +15,24 @@ > * > */ > > -#include > +#include > +#include > +#include > +#include > +#include > #include > -#include > #include > -#include > -#include > -#include > -#include > -#include > #include > #include > +#include > #include > -#include > +#include > + > +#include "timer-of.h" > > +#ifdef CONFIG_ARM > #include > +#endif > > #define RTC_SECONDS 0x08 > #define RTC_SHADOW_SECONDS 0x0c > @@ -39,74 +42,161 @@ > #define TIMERUS_USEC_CFG 0x14 > #define TIMERUS_CNTR_FREEZE 0x4c > > -#define TIMER1_BASE 0x0 > -#define TIMER2_BASE 0x8 > -#define TIMER3_BASE 0x50 > -#define TIMER4_BASE 0x58 > - > -#define TIMER_PTV 0x0 > -#define TIMER_PCR 0x4 > - > +#define TIMER_PTV 0x0 > +#define TIMER_PTV_EN BIT(31) > +#define TIMER_PTV_PER BIT(30) > +#define TIMER_PCR 0x4 > +#define TIMER_PCR_INTR_CLR BIT(30) > + > +#ifdef CONFIG_ARM > +#define TIMER_CPU0 0x50 /* TIMER3 */ > +#else > +#define TIMER_CPU0 0x90 /* TIMER10 */ > +#define TIMER10_IRQ_IDX 10 > +#define IRQ_IDX_FOR_CPU(cpu) (TIMER10_IRQ_IDX + cpu) > +#endif > +#define TIMER_BASE_FOR_CPU(cpu) (TIMER_CPU0 + (cpu) * 8) > + > +static u32 usec_config; > static void __iomem *timer_reg_base; > +#ifdef CONFIG_ARM > static void __iomem *rtc_base; > - > static struct timespec64 persistent_ts; > static u64 persistent_ms, last_persistent_ms; > - > static struct delay_timer tegra_delay_timer; > - > -#define timer_writel(value, reg) \ > - writel_relaxed(value, timer_reg_base + (reg)) > -#define timer_readl(reg) \ > - readl_relaxed(timer_reg_base + (reg)) > +#endif > > static int tegra_timer_set_next_event(unsigned long cycles, > struct clock_event_device *evt) > { > - u32 reg; > + void __iomem *reg_base = timer_of_base(to_timer_of(evt)); > > - reg = 0x80000000 | ((cycles > 1) ? (cycles-1) : 0); > - timer_writel(reg, TIMER3_BASE + TIMER_PTV); > + writel(TIMER_PTV_EN | > + ((cycles > 1) ? (cycles - 1) : 0), /* n+1 scheme */ > + reg_base + TIMER_PTV); > > return 0; > } > > -static inline void timer_shutdown(struct clock_event_device *evt) > +static int tegra_timer_shutdown(struct clock_event_device *evt) > { > - timer_writel(0, TIMER3_BASE + TIMER_PTV); > + void __iomem *reg_base = timer_of_base(to_timer_of(evt)); > + > + writel(0, reg_base + TIMER_PTV); > + > + return 0; > } > > -static int tegra_timer_shutdown(struct clock_event_device *evt) > +static int tegra_timer_set_periodic(struct clock_event_device *evt) > { > - timer_shutdown(evt); > + void __iomem *reg_base = timer_of_base(to_timer_of(evt)); > + > + writel(TIMER_PTV_EN | TIMER_PTV_PER | > + ((timer_of_rate(to_timer_of(evt)) / HZ) - 1), > + reg_base + TIMER_PTV); > + > return 0; > } > > -static int tegra_timer_set_periodic(struct clock_event_device *evt) > +static irqreturn_t tegra_timer_isr(int irq, void *dev_id) > +{ > + struct clock_event_device *evt = (struct clock_event_device *)dev_id; > + void __iomem *reg_base = timer_of_base(to_timer_of(evt)); > + > + writel(TIMER_PCR_INTR_CLR, reg_base + TIMER_PCR); > + evt->event_handler(evt); > + > + return IRQ_HANDLED; > +} > + > +static void tegra_timer_suspend(struct clock_event_device *evt) > +{ > + void __iomem *reg_base = timer_of_base(to_timer_of(evt)); > + > + writel(TIMER_PCR_INTR_CLR, reg_base + TIMER_PCR); > +} > + > +static void tegra_timer_resume(struct clock_event_device *evt) > +{ > + writel(usec_config, timer_reg_base + TIMERUS_USEC_CFG); > +} > + > +#ifdef CONFIG_ARM64 > +static DEFINE_PER_CPU(struct timer_of, tegra_to) = { > + .flags = TIMER_OF_CLOCK | TIMER_OF_BASE, > + > + .clkevt = { > + .name = "tegra_timer", > + .rating = 460, > + .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC, > + .set_next_event = tegra_timer_set_next_event, > + .set_state_shutdown = tegra_timer_shutdown, > + .set_state_periodic = tegra_timer_set_periodic, > + .set_state_oneshot = tegra_timer_shutdown, > + .tick_resume = tegra_timer_shutdown, > + .suspend = tegra_timer_suspend, > + .resume = tegra_timer_resume, > + }, > +}; > + > +static int tegra_timer_setup(unsigned int cpu) > { > - u32 reg = 0xC0000000 | ((1000000 / HZ) - 1); > + struct timer_of *to = per_cpu_ptr(&tegra_to, cpu); > + > + irq_force_affinity(to->clkevt.irq, cpumask_of(cpu)); > + enable_irq(to->clkevt.irq); > + > + clockevents_config_and_register(&to->clkevt, timer_of_rate(to), > + 1, /* min */ > + 0x1fffffff); /* 29 bits */ > > - timer_shutdown(evt); > - timer_writel(reg, TIMER3_BASE + TIMER_PTV); > return 0; > } > > -static struct clock_event_device tegra_clockevent = { > - .name = "timer0", > - .rating = 300, > - .features = CLOCK_EVT_FEAT_ONESHOT | > - CLOCK_EVT_FEAT_PERIODIC | > - CLOCK_EVT_FEAT_DYNIRQ, > - .set_next_event = tegra_timer_set_next_event, > - .set_state_shutdown = tegra_timer_shutdown, > - .set_state_periodic = tegra_timer_set_periodic, > - .set_state_oneshot = tegra_timer_shutdown, > - .tick_resume = tegra_timer_shutdown, > +static int tegra_timer_stop(unsigned int cpu) > +{ > + struct timer_of *to = per_cpu_ptr(&tegra_to, cpu); > + > + to->clkevt.set_state_shutdown(&to->clkevt); > + disable_irq_nosync(to->clkevt.irq); > + > + return 0; > +} > +#else /* CONFIG_ARM */ > +static struct timer_of tegra_to = { > + .flags = TIMER_OF_CLOCK | TIMER_OF_BASE | TIMER_OF_IRQ, > + > + .clkevt = { > + .name = "tegra_timer", > + .rating = 300, > + .features = CLOCK_EVT_FEAT_ONESHOT | > + CLOCK_EVT_FEAT_PERIODIC | > + CLOCK_EVT_FEAT_DYNIRQ, > + .set_next_event = tegra_timer_set_next_event, > + .set_state_shutdown = tegra_timer_shutdown, > + .set_state_periodic = tegra_timer_set_periodic, > + .set_state_oneshot = tegra_timer_shutdown, > + .tick_resume = tegra_timer_shutdown, > + .suspend = tegra_timer_suspend, > + .resume = tegra_timer_resume, > + .cpumask = cpu_possible_mask, > + }, > + > + .of_irq = { > + .index = 2, > + .flags = IRQF_TIMER | IRQF_TRIGGER_HIGH, > + .handler = tegra_timer_isr, > + }, > }; > > static u64 notrace tegra_read_sched_clock(void) > { > - return timer_readl(TIMERUS_CNTR_1US); > + return readl(timer_reg_base + TIMERUS_CNTR_1US); > +} > + > +static unsigned long tegra_delay_timer_read_counter_long(void) > +{ > + return readl(timer_reg_base + TIMERUS_CNTR_1US); > } > > /* > @@ -143,100 +233,155 @@ static void tegra_read_persistent_clock64(struct timespec64 *ts) > timespec64_add_ns(&persistent_ts, delta * NSEC_PER_MSEC); > *ts = persistent_ts; > } > +#endif > > -static unsigned long tegra_delay_timer_read_counter_long(void) > -{ > - return readl(timer_reg_base + TIMERUS_CNTR_1US); > -} > - > -static irqreturn_t tegra_timer_interrupt(int irq, void *dev_id) > -{ > - struct clock_event_device *evt = (struct clock_event_device *)dev_id; > - timer_writel(1<<30, TIMER3_BASE + TIMER_PCR); > - evt->event_handler(evt); > - return IRQ_HANDLED; > -} > - > -static struct irqaction tegra_timer_irq = { > - .name = "timer0", > - .flags = IRQF_TIMER | IRQF_TRIGGER_HIGH, > - .handler = tegra_timer_interrupt, > - .dev_id = &tegra_clockevent, > -}; > - > -static int __init tegra20_init_timer(struct device_node *np) > +static int tegra_timer_common_init(struct device_node *np, struct timer_of *to) > { > - struct clk *clk; > - unsigned long rate; > - int ret; > - > - timer_reg_base = of_iomap(np, 0); > - if (!timer_reg_base) { > - pr_err("Can't map timer registers\n"); > - return -ENXIO; > - } > + int ret = 0; > > - tegra_timer_irq.irq = irq_of_parse_and_map(np, 2); > - if (tegra_timer_irq.irq <= 0) { > - pr_err("Failed to map timer IRQ\n"); > - return -EINVAL; > - } > + ret = timer_of_init(np, to); > + if (ret < 0) > + goto out; > > - clk = of_clk_get(np, 0); > - if (IS_ERR(clk)) { > - pr_warn("Unable to get timer clock. Assuming 12Mhz input clock.\n"); > - rate = 12000000; > - } else { > - clk_prepare_enable(clk); > - rate = clk_get_rate(clk); > - } > + timer_reg_base = timer_of_base(to); > > - switch (rate) { > + /* > + * Configure microsecond timers to have 1MHz clock > + * Config register is 0xqqww, where qq is "dividend", ww is "divisor" > + * Uses n+1 scheme > + */ > + switch (timer_of_rate(to)) { > case 12000000: > - timer_writel(0x000b, TIMERUS_USEC_CFG); > + usec_config = 0x000b; /* (11+1)/(0+1) */ > + break; > + case 12800000: > + usec_config = 0x043f; /* (63+1)/(4+1) */ > break; > case 13000000: > - timer_writel(0x000c, TIMERUS_USEC_CFG); > + usec_config = 0x000c; /* (12+1)/(0+1) */ > + break; > + case 16800000: > + usec_config = 0x0453; /* (83+1)/(4+1) */ > break; > case 19200000: > - timer_writel(0x045f, TIMERUS_USEC_CFG); > + usec_config = 0x045f; /* (95+1)/(4+1) */ > break; > case 26000000: > - timer_writel(0x0019, TIMERUS_USEC_CFG); > + usec_config = 0x0019; /* (25+1)/(0+1) */ > + break; > + case 38400000: > + usec_config = 0x04bf; /* (191+1)/(4+1) */ > + break; > + case 48000000: > + usec_config = 0x002f; /* (47+1)/(0+1) */ > break; > default: > - WARN(1, "Unknown clock rate"); > + ret = -EINVAL; > + goto out; > + } > + > + writel(usec_config, timer_of_base(to) + TIMERUS_USEC_CFG); > + > +out: > + return ret; > +} > + > +#ifdef CONFIG_ARM64 > +static int __init tegra_init_timer(struct device_node *np) > +{ > + int cpu, ret = 0; > + struct timer_of *to; > + > + to = this_cpu_ptr(&tegra_to); > + ret = tegra_timer_common_init(np, to); > + if (ret < 0) > + goto out; > + > + for_each_possible_cpu(cpu) { > + struct timer_of *cpu_to; > + > + cpu_to = per_cpu_ptr(&tegra_to, cpu); > + cpu_to->of_base.base = timer_reg_base + TIMER_BASE_FOR_CPU(cpu); > + cpu_to->of_clk.rate = timer_of_rate(to); > + cpu_to->clkevt.cpumask = cpumask_of(cpu); > + cpu_to->clkevt.irq = > + irq_of_parse_and_map(np, IRQ_IDX_FOR_CPU(cpu)); > + if (!cpu_to->clkevt.irq) { > + pr_err("%s: can't map IRQ for CPU%d\n", > + __func__, cpu); > + ret = -EINVAL; > + goto out; > + } > + > + irq_set_status_flags(cpu_to->clkevt.irq, IRQ_NOAUTOEN); > + ret = request_irq(cpu_to->clkevt.irq, tegra_timer_isr, > + IRQF_TIMER | IRQF_NOBALANCING, > + cpu_to->clkevt.name, &cpu_to->clkevt); > + if (ret) { > + pr_err("%s: cannot setup irq %d for CPU%d\n", > + __func__, cpu_to->clkevt.irq, cpu); > + ret = -EINVAL; > + goto out_irq; > + } > + } > + > + cpuhp_setup_state(CPUHP_AP_TEGRA_TIMER_STARTING, > + "AP_TEGRA_TIMER_STARTING", tegra_timer_setup, > + tegra_timer_stop); > + > + return ret; > +out_irq: > + for_each_possible_cpu(cpu) { > + struct timer_of *cpu_to; > + > + cpu_to = per_cpu_ptr(&tegra_to, cpu); > + if (cpu_to->clkevt.irq) { > + free_irq(cpu_to->clkevt.irq, &cpu_to->clkevt); > + irq_dispose_mapping(cpu_to->clkevt.irq); > + } > } > +out: > + timer_of_cleanup(to); > + return ret; > +} > +#else /* CONFIG_ARM */ > +static int __init tegra_init_timer(struct device_node *np) > +{ > + int ret = 0; > + > + ret = tegra_timer_common_init(np, &tegra_to); > + if (ret < 0) > + goto out; > > - sched_clock_register(tegra_read_sched_clock, 32, 1000000); > + tegra_to.of_base.base = timer_reg_base + TIMER_BASE_FOR_CPU(0); > + tegra_to.of_clk.rate = 1000000; /* microsecond timer */ > > + sched_clock_register(tegra_read_sched_clock, 32, > + timer_of_rate(&tegra_to)); > ret = clocksource_mmio_init(timer_reg_base + TIMERUS_CNTR_1US, > - "timer_us", 1000000, 300, 32, > - clocksource_mmio_readl_up); > + "timer_us", timer_of_rate(&tegra_to), > + 300, 32, clocksource_mmio_readl_up); > if (ret) { > pr_err("Failed to register clocksource\n"); > - return ret; > + goto out; > } > > tegra_delay_timer.read_current_timer = > tegra_delay_timer_read_counter_long; > - tegra_delay_timer.freq = 1000000; > + tegra_delay_timer.freq = timer_of_rate(&tegra_to); > register_current_timer_delay(&tegra_delay_timer); > > - ret = setup_irq(tegra_timer_irq.irq, &tegra_timer_irq); > - if (ret) { > - pr_err("Failed to register timer IRQ: %d\n", ret); > - return ret; > - } > + clockevents_config_and_register(&tegra_to.clkevt, > + timer_of_rate(&tegra_to), > + 0x1, > + 0x1fffffff); > > - tegra_clockevent.cpumask = cpu_possible_mask; > - tegra_clockevent.irq = tegra_timer_irq.irq; > - clockevents_config_and_register(&tegra_clockevent, 1000000, > - 0x1, 0x1fffffff); > + return ret; > +out: > + timer_of_cleanup(&tegra_to); > > - return 0; > + return ret; > } > -TIMER_OF_DECLARE(tegra20_timer, "nvidia,tegra20-timer", tegra20_init_timer); > > static int __init tegra20_init_rtc(struct device_node *np) > { > @@ -261,3 +406,6 @@ static int __init tegra20_init_rtc(struct device_node *np) > return register_persistent_clock(tegra_read_persistent_clock64); > } > TIMER_OF_DECLARE(tegra20_rtc, "nvidia,tegra20-rtc", tegra20_init_rtc); > +#endif > +TIMER_OF_DECLARE(tegra210_timer, "nvidia,tegra210-timer", tegra_init_timer); > +TIMER_OF_DECLARE(tegra20_timer, "nvidia,tegra20-timer", tegra_init_timer); > diff --git a/include/linux/cpuhotplug.h b/include/linux/cpuhotplug.h > index fd586d0301e7..e78281d07b70 100644 > --- a/include/linux/cpuhotplug.h > +++ b/include/linux/cpuhotplug.h > @@ -121,6 +121,7 @@ enum cpuhp_state { > CPUHP_AP_EXYNOS4_MCT_TIMER_STARTING, > CPUHP_AP_ARM_TWD_STARTING, > CPUHP_AP_QCOM_TIMER_STARTING, > + CPUHP_AP_TEGRA_TIMER_STARTING, > CPUHP_AP_ARMADA_TIMER_STARTING, > CPUHP_AP_MARCO_TIMER_STARTING, > CPUHP_AP_MIPS_GIC_TIMER_STARTING, > -- Linaro.org │ Open source software for ARM SoCs Follow Linaro: Facebook | Twitter | Blog