Received: by 2002:ac0:8845:0:0:0:0:0 with SMTP id g63csp165872img; Wed, 27 Feb 2019 19:20:43 -0800 (PST) X-Google-Smtp-Source: AHgI3IZ13uZVpXCa6WdH5skRg084ORZmD5bBkJvlHPrOc1tQxiT+fGgh1GUtOSCgqunfsyLztZcK X-Received: by 2002:a17:902:7688:: with SMTP id m8mr5541139pll.248.1551324043542; Wed, 27 Feb 2019 19:20:43 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1551324043; cv=none; d=google.com; s=arc-20160816; b=ThvMQpBtDmYNvYBpE+y2zB5Iz3mge2XMKhlb3mhLs3Fu75v65A9yWBbrE7MxKCHQQw TrNuo3MIGDfXGOf7gLh+/AIlriuL+mO/SzWf822hsMyLqesgUU6Nwv8N8dPNTNqS6FSd +lD6052abSVUrDI9buiIGLjNZbM0O78Py3W6ueajxj7MIHIS9ixbsckTUFaqMMSXYgo/ icRe29ErgT7tGJ6kiBefiU4BVVNoJJeBbHoK5DrIWD5LN3FeiOz7uxsKoAr13qXo14me /VccOuie7YSdJU9AnsvMQK1P+IsezbqDFmWA0vzOh+ZKKOVVAYgRch8Mfac28RVeyvBi 65FQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date:dkim-signature; bh=pq7hc1vKKrf9bzGfwjD+0wGpoTN1CFGjVkBlGRuVUOk=; b=f8QsDeFF6c96heRes18ELbUecDPVBFTV3StRhg1Nxx73sIMpvskz7i0W1dGGvUppqp F0Fi+ccKbBCgKcWiDWElVwuLvmptwxIlO955Po4rZ7QyuN0hQlHhPLJYJY6oK+MRx2Iv TVbkiCLmL7noLUQwUWr5nDHBY64qVUCo/e9qrXkwVTYG4D6j2l3K1K6MEw8hu37g91zm c/XosKuAQXN93bnOgYXWzFdO/7Lc6ucfwRE+jm5N+6alDsaqwGPVdw9IFKjcIQLaoOcH XZhDj4lkhmM9U07jTcMsoQceFQfLcknL7kzQJJrzLUHuzDaYm4BXB4YYyJOMsFQ+Ztus 8Ljg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=lbEZhmOs; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id g28si16468764pgm.455.2019.02.27.19.20.27; Wed, 27 Feb 2019 19:20:43 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=default header.b=lbEZhmOs; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1730621AbfB1DTb (ORCPT + 99 others); Wed, 27 Feb 2019 22:19:31 -0500 Received: from mail.kernel.org ([198.145.29.99]:60924 "EHLO mail.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1730131AbfB1DTa (ORCPT ); Wed, 27 Feb 2019 22:19:30 -0500 Received: from dragon (unknown [139.162.86.229]) (using TLSv1.2 with cipher DHE-RSA-AES128-SHA (128/128 bits)) (No client certificate requested) by mail.kernel.org (Postfix) with ESMTPSA id 2A75A2183F; Thu, 28 Feb 2019 03:19:23 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=default; t=1551323969; bh=xePYJHDagXzcOhYXctzwQW8JZanDVo7BDIflpVHfPE8=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=lbEZhmOsNZAIOEu1ugj4MGpwIKsf1oyn1S1xz+6c0cg2USnKTrm7s1obnOgnRE7+p J/Agka6rq/a3m+JKjrLk0eFv6fa6uuiQWY8XfZB+8wr49jAOkG9GoQg5xhnVFUGv8g hVMH8XlhcKWIV6KXL1dqcon6bCCCCuMFLXG+HS5o= Date: Thu, 28 Feb 2019 11:18:34 +0800 From: Shawn Guo To: Anson Huang Cc: "robh+dt@kernel.org" , "mark.rutland@arm.com" , "s.hauer@pengutronix.de" , "kernel@pengutronix.de" , "festevam@gmail.com" , "mturquette@baylibre.com" , "sboyd@kernel.org" , Aisheng Dong , Daniel Baluta , "devicetree@vger.kernel.org" , "linux-arm-kernel@lists.infradead.org" , "linux-kernel@vger.kernel.org" , "linux-clk@vger.kernel.org" , dl-linux-imx Subject: Re: [PATCH V7 1/2] arm64: dts: freescale: imx8qxp: add cpu opp table Message-ID: <20190228031832.GH26041@dragon> References: <1551157967-30925-1-git-send-email-Anson.Huang@nxp.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <1551157967-30925-1-git-send-email-Anson.Huang@nxp.com> User-Agent: Mutt/1.5.21 (2010-09-15) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Tue, Feb 26, 2019 at 05:17:31AM +0000, Anson Huang wrote: > Add i.MX8QXP CPU opp table to support cpufreq. > > Signed-off-by: Anson Huang > Acked-by: Viresh Kumar Prefix 'arm64: dts: imx8qxp: ' would already be clear enough. I dropped 'freescale' from there and applied patch. > --- > No changes since V6. > --- > arch/arm64/boot/dts/freescale/imx8qxp.dtsi | 30 ++++++++++++++++++++++++++++++ > 1 file changed, 30 insertions(+) > > diff --git a/arch/arm64/boot/dts/freescale/imx8qxp.dtsi b/arch/arm64/boot/dts/freescale/imx8qxp.dtsi > index 4c3dd95..41bf0ce 100644 > --- a/arch/arm64/boot/dts/freescale/imx8qxp.dtsi > +++ b/arch/arm64/boot/dts/freescale/imx8qxp.dtsi > @@ -34,6 +34,9 @@ > reg = <0x0 0x0>; > enable-method = "psci"; > next-level-cache = <&A35_L2>; > + clocks = <&clk IMX_A35_CLK>; > + operating-points-v2 = <&a35_0_opp_table>; > + #cooling-cells = <2>; > }; > > A35_1: cpu@1 { > @@ -42,6 +45,9 @@ > reg = <0x0 0x1>; > enable-method = "psci"; > next-level-cache = <&A35_L2>; > + clocks = <&clk IMX_A35_CLK>; > + operating-points-v2 = <&a35_0_opp_table>; > + #cooling-cells = <2>; > }; > > A35_2: cpu@2 { > @@ -50,6 +56,9 @@ > reg = <0x0 0x2>; > enable-method = "psci"; > next-level-cache = <&A35_L2>; > + clocks = <&clk IMX_A35_CLK>; > + operating-points-v2 = <&a35_0_opp_table>; > + #cooling-cells = <2>; > }; > > A35_3: cpu@3 { > @@ -58,6 +67,9 @@ > reg = <0x0 0x3>; > enable-method = "psci"; > next-level-cache = <&A35_L2>; > + clocks = <&clk IMX_A35_CLK>; > + operating-points-v2 = <&a35_0_opp_table>; > + #cooling-cells = <2>; > }; > > A35_L2: l2-cache0 { > @@ -65,6 +77,24 @@ > }; > }; > > + a35_0_opp_table: opp-table { What does the '0' in the label mean? Shawn > + compatible = "operating-points-v2"; > + opp-shared; > + > + opp-900000000 { > + opp-hz = /bits/ 64 <900000000>; > + opp-microvolt = <1000000>; > + clock-latency-ns = <150000>; > + }; > + > + opp-1200000000 { > + opp-hz = /bits/ 64 <1200000000>; > + opp-microvolt = <1100000>; > + clock-latency-ns = <150000>; > + opp-suspend; > + }; > + }; > + > gic: interrupt-controller@51a00000 { > compatible = "arm,gic-v3"; > reg = <0x0 0x51a00000 0 0x10000>, /* GIC Dist */ > -- > 2.7.4 > > > _______________________________________________ > linux-arm-kernel mailing list > linux-arm-kernel@lists.infradead.org > http://lists.infradead.org/mailman/listinfo/linux-arm-kernel