Received: by 2002:ac0:aed5:0:0:0:0:0 with SMTP id t21csp1605115imb; Sat, 2 Mar 2019 23:49:23 -0800 (PST) X-Google-Smtp-Source: APXvYqyFQ4JoIzaXJsx9Kns17xu96Is17rU5TkaTUiAUYspNqPg1La/x4TFwDg5SPf/YYF6aC2vU X-Received: by 2002:a17:902:1105:: with SMTP id d5mr14385306pla.27.1551599363431; Sat, 02 Mar 2019 23:49:23 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1551599363; cv=none; d=google.com; s=arc-20160816; b=XFOvexPhxE4G7AWjrXKAU01LhqDv4IvDIYNpgtJ8q8zlvpj+p9UlPQiZvRv4vHaciy mqg3IwtAQn3YnD1tKrxZYKVwJt5rT7ecD2BWJ07WJJCGZ0y+gbLOBCdoh/DxxL2LSrqO caBfOM0MamUgBpnRhN4ryBMWnTDvGPckO3a8G7i9J3VaHWWGdKGn5rM6Ffs9nsK0kxPh g1xX3owHL5dO6QE1SvIuwlvVK4SNtqf66GFBNYvlgLk+NC8V8tXN4x9JXyCz5ms41QyZ vhaw5zPxD7mfGGQuoYchE2t1kF9vpt05CwaMD1rEdZDS2bD/ew/o/ehw5s0ftPzFtEmN fsCw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=5tnH02Yc3JnragyosQ4LQT3N7xcrc3Yee7t/cF7aZ1U=; b=YAoDB8JsuUQ4SAd1pUwXuC9MjkW03dBXR8xQvF2QuLY3RlEC9AswlkUndoc3sq7miY H7Q3xBUsHl3q5om32p3ewIVQCXdx8P83dsum668qrVHysXoaSPQ/X8+4Yxqhrxt45wXz p5eNbdvi/TJrQCYxEmQ+gtP9NPkdDNdJ+gcNHQUgpgm5ovc8NUnP5vln+I2ZLqBORqIu n+oowh55eLa5IW11r2YNeyQPfGDHWn4LDdRIPgHJTA3OUwj2U6gfb6E+3dIanO6pNDf2 62UmTJVl+r8qFydoTCBWnPycHn+X4oTkfLzW9i5agjEUCvWC91AcAwBa6N7VovvvDn5d a0vQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="d5tdHdk/"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i69si2373295pge.103.2019.03.02.23.49.08; Sat, 02 Mar 2019 23:49:23 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20161025 header.b="d5tdHdk/"; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726117AbfCCHsa (ORCPT + 99 others); Sun, 3 Mar 2019 02:48:30 -0500 Received: from mail-pg1-f195.google.com ([209.85.215.195]:40114 "EHLO mail-pg1-f195.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1725877AbfCCHsa (ORCPT ); Sun, 3 Mar 2019 02:48:30 -0500 Received: by mail-pg1-f195.google.com with SMTP id u9so1022174pgo.7; Sat, 02 Mar 2019 23:48:29 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=5tnH02Yc3JnragyosQ4LQT3N7xcrc3Yee7t/cF7aZ1U=; b=d5tdHdk/dXVHhpM/iwTFQAMCU6nxjlFGFA75JZfUDSO5n2uwMUpeA2mK27EEw4YDLc nVML3HTHz9YU9l3JtOmcLVfB54Nyqs49wZcW0gbfIpy/oL50NDkGmZTvGgeIjm0YbYVE FnnCpLuEwPETOPqcDi5xDA8dbmRrm41jH8Kb907N8tBgC1VzRsFj82x7o/B/+2rhHjvP MtIJnJLEbtYgFwqVd+ICq/vBGAlG/S4CWEW/RfB1Cv9L1nuxuHQN9tKANt+PhgCKOgBa A2S3eTMWWA3+XsKq2MsEHhKnL8aKBCA9oq/mifPrkS86ZF66DDVOZZIhpTdtFW9OJFi8 E2uA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=5tnH02Yc3JnragyosQ4LQT3N7xcrc3Yee7t/cF7aZ1U=; b=jqtAEtEN8vCdKobPUYz7of5eWQkPVfSj1a6LBapO1CRKlhAiuYKwDRSEgpp8HCKOGA XqTVKb64TMNvZUWGahtyRSP78Ua0Bq5MSBwq558a+pzyEuSXB0oIepTPsgE6YALXXJWQ tZlHuC/ET1hjPXjZKsRYQUOmKKUkDKwvgm7eMTcCLbQrgN85MIyMOOYgO+RgmiRVFI0G FUnIbOg2F8SrQdbbHXaiJ8ei/+ZFx4e6xUYISZ7QJCMoMEnsw89PVbMH1eCch7mToIEv pKtf0n/+UOSdIxeKJWNvsa+JLCZ4U4hlSYamNNBrjpliyFP46CXRdJqD+U1q7AiyxPbJ fH9w== X-Gm-Message-State: APjAAAX5EWFVdv4VDg1wYIEgDoSzmwwCOL0PHx+Dbx6YIzPpDLaKVQtr CJVzmbhWAX4QGufBkzSEMvM= X-Received: by 2002:a62:1b03:: with SMTP id b3mr14272320pfb.218.1551599309389; Sat, 02 Mar 2019 23:48:29 -0800 (PST) Received: from localhost.localdomain ([2001:268:c0a5:3b5c:c70:4af9:86e2:2]) by smtp.gmail.com with ESMTPSA id y37sm1018524pgk.78.2019.03.02.23.48.23 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Sat, 02 Mar 2019 23:48:28 -0800 (PST) From: William Breathitt Gray To: linus.walleij@linaro.org Cc: akpm@linux-foundation.org, linux-gpio@vger.kernel.org, linux-arch@vger.kernel.org, linux-kernel@vger.kernel.org, andriy.shevchenko@linux.intel.com, linux@rasmusvillemoes.dk, yamada.masahiro@socionext.com, bgolaszewski@baylibre.com, linux-arm-kernel@lists.infradead.org, William Breathitt Gray Subject: [PATCH v9 3/9] gpio: 104-dio-48e: Utilize for_each_set_clump8 macro Date: Sun, 3 Mar 2019 16:49:12 +0900 Message-Id: <9e9563f0d3f627110c0b72620dee2921425967d6.1551598603.git.vilhelm.gray@gmail.com> X-Mailer: git-send-email 2.21.0 In-Reply-To: References: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Replace verbose implementation in get_multiple/set_multiple callbacks with for_each_set_clump8 macro to simplify code and improve clarity. Reviewed-by: Linus Walleij Signed-off-by: William Breathitt Gray --- drivers/gpio/gpio-104-dio-48e.c | 73 ++++++++++----------------------- 1 file changed, 22 insertions(+), 51 deletions(-) diff --git a/drivers/gpio/gpio-104-dio-48e.c b/drivers/gpio/gpio-104-dio-48e.c index 92c8f944bf64..23413d90e944 100644 --- a/drivers/gpio/gpio-104-dio-48e.c +++ b/drivers/gpio/gpio-104-dio-48e.c @@ -183,46 +183,26 @@ static int dio48e_gpio_get(struct gpio_chip *chip, unsigned offset) return !!(port_state & mask); } +static const size_t ports[] = { 0, 1, 2, 4, 5, 6 }; + static int dio48e_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask, unsigned long *bits) { struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip); - size_t i; - static const size_t ports[] = { 0, 1, 2, 4, 5, 6 }; - const unsigned int gpio_reg_size = 8; - unsigned int bits_offset; - size_t word_index; - unsigned int word_offset; - unsigned long word_mask; - const unsigned long port_mask = GENMASK(gpio_reg_size - 1, 0); + unsigned int offset; + unsigned long gpio_mask; + const unsigned int ngpio = ARRAY_SIZE(ports) * 8; + unsigned int port_addr; unsigned long port_state; /* clear bits array to a clean slate */ bitmap_zero(bits, chip->ngpio); - /* get bits are evaluated a gpio port register at a time */ - for (i = 0; i < ARRAY_SIZE(ports); i++) { - /* gpio offset in bits array */ - bits_offset = i * gpio_reg_size; - - /* word index for bits array */ - word_index = BIT_WORD(bits_offset); - - /* gpio offset within current word of bits array */ - word_offset = bits_offset % BITS_PER_LONG; - - /* mask of get bits for current gpio within current word */ - word_mask = mask[word_index] & (port_mask << word_offset); - if (!word_mask) { - /* no get bits in this port so skip to next one */ - continue; - } - - /* read bits from current gpio port */ - port_state = inb(dio48egpio->base + ports[i]); + for_each_set_clump8(offset, gpio_mask, mask, ngpio) { + port_addr = dio48egpio->base + ports[offset / 8]; + port_state = inb(port_addr) & gpio_mask; - /* store acquired bits at respective bits array offset */ - bits[word_index] |= (port_state << word_offset) & word_mask; + bitmap_set_value8(bits, ngpio, port_state, offset); } return 0; @@ -252,37 +232,28 @@ static void dio48e_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask, unsigned long *bits) { struct dio48e_gpio *const dio48egpio = gpiochip_get_data(chip); - unsigned int i; - const unsigned int gpio_reg_size = 8; - unsigned int port; - unsigned int out_port; + unsigned int offset; + unsigned long gpio_mask; + const unsigned int ngpio = ARRAY_SIZE(ports) * 8; + size_t index; + unsigned int port_addr; unsigned int bitmask; unsigned long flags; - /* set bits are evaluated a gpio register size at a time */ - for (i = 0; i < chip->ngpio; i += gpio_reg_size) { - /* no more set bits in this mask word; skip to the next word */ - if (!mask[BIT_WORD(i)]) { - i = (BIT_WORD(i) + 1) * BITS_PER_LONG - gpio_reg_size; - continue; - } + for_each_set_clump8(offset, gpio_mask, mask, ngpio) { + index = offset / 8; + port_addr = dio48egpio->base + ports[index]; - port = i / gpio_reg_size; - out_port = (port > 2) ? port + 1 : port; - bitmask = mask[BIT_WORD(i)] & bits[BIT_WORD(i)]; + bitmask = bitmap_get_value8(bits, ngpio, offset) & gpio_mask; raw_spin_lock_irqsave(&dio48egpio->lock, flags); /* update output state data and set device gpio register */ - dio48egpio->out_state[port] &= ~mask[BIT_WORD(i)]; - dio48egpio->out_state[port] |= bitmask; - outb(dio48egpio->out_state[port], dio48egpio->base + out_port); + dio48egpio->out_state[index] &= ~gpio_mask; + dio48egpio->out_state[index] |= bitmask; + outb(dio48egpio->out_state[index], port_addr); raw_spin_unlock_irqrestore(&dio48egpio->lock, flags); - - /* prepare for next gpio register set */ - mask[BIT_WORD(i)] >>= gpio_reg_size; - bits[BIT_WORD(i)] >>= gpio_reg_size; } } -- 2.21.0