Received: by 2002:ac0:aed5:0:0:0:0:0 with SMTP id t21csp2996336imb; Mon, 4 Mar 2019 21:09:21 -0800 (PST) X-Google-Smtp-Source: APXvYqwxwTA65aY671rYhRVTNXKGPAiRWtnxZYahP1kMOscohj8Xt6kql1N8DU/xyx6BVHsdls3f X-Received: by 2002:a62:a10c:: with SMTP id b12mr45709pff.234.1551762561632; Mon, 04 Mar 2019 21:09:21 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1551762561; cv=none; d=google.com; s=arc-20160816; b=AjStT1h1eNWLDP25QQ0UXktE68LLAqxHJRPppa1HR8rNbnvQPQ0x8puUVR/HOz5PwY 4emN8cK0GYI1ZVR0aTMdmlGOwABr9MS27sVmMMK/UGCWxZzRXh0c1JbjZvLRBuBGBrqt EomlpKE4qGkUtBtxJuXGCcZB1zo7y7HY0akT1uB7K2RD9NZOWgeiichESzQgXflHZRG+ 06Ol9LQDyu3OeFNVAqbXS6Hwsr7VE21TEQmV6ZiJxRufNzhp35xbvHK5cPVeYn2FAvpu 34r5knCnNvo3VR/m4fwQCThqNGkKQpAIwAAatM46Tjmb76Zfp83G+W2kDR2ql+5fvAwn jiRQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:message-id:date:subject:cc :to:from; bh=YxeOE9T3BximaPvsvdT1m0NdQOQGmftlUn02AjxFs8Q=; b=n4rnclneJ/rSz2l6nmC8S3rM8YZ6q54vOwjMOX9hkabZX7QgvXLpyrt4s0rGBq3Joz XWiqzSFLSyPdH0aTSw0lA42V42eP4gT5mCQVTSWZg6N05PY9MLq5Exl/SOVloyIMEFJR TB9G5ZuNYBXLrOYwEQ/76z1GabiV9Y87iRcSQzLycKwY+C16ic9nenys0Tu6nU6tw0ka 3Q/UzYJ1aUaF7kFQTKYEC7zCB0vwbRlWVZjGfWnUUIKScaVzwZNGRR27IgnLjVZIAkOI lzs1G6mJqnQF1rDRUWFVXfbSZEihhwlkZUcE702OFvfpI26t0+s343DNupvjf5ClhJzi 276A== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id z186si6753322pgd.477.2019.03.04.21.09.06; Mon, 04 Mar 2019 21:09:21 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726300AbfCEFGG (ORCPT + 99 others); Tue, 5 Mar 2019 00:06:06 -0500 Received: from mailgw02.mediatek.com ([210.61.82.184]:32013 "EHLO mailgw02.mediatek.com" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1725835AbfCEFGF (ORCPT ); Tue, 5 Mar 2019 00:06:05 -0500 X-UUID: 9ef4e0cc91f7426caf9848dd059fbda4-20190305 X-UUID: 9ef4e0cc91f7426caf9848dd059fbda4-20190305 Received: from mtkcas08.mediatek.inc [(172.21.101.126)] by mailgw02.mediatek.com (envelope-from ) (mhqrelay.mediatek.com ESMTP with TLS) with ESMTP id 2080179081; Tue, 05 Mar 2019 13:05:56 +0800 Received: from MTKCAS06.mediatek.inc (172.21.101.30) by mtkmbs01n2.mediatek.inc (172.21.101.79) with Microsoft SMTP Server (TLS) id 15.0.1395.4; Tue, 5 Mar 2019 13:05:54 +0800 Received: from mtkslt210.mediatek.inc (10.21.14.14) by MTKCAS06.mediatek.inc (172.21.101.73) with Microsoft SMTP Server id 15.0.1395.4 via Frontend Transport; Tue, 5 Mar 2019 13:05:54 +0800 From: Weiyi Lu To: Nicolas Boichat , Matthias Brugger , Stephen Boyd , Rob Herring CC: James Liao , Fan Chen , , , , , , , Weiyi Lu Subject: [PATCH v5 0/9] Mediatek MT8183 clock support Date: Tue, 5 Mar 2019 13:05:36 +0800 Message-ID: <20190305050546.23431-1-weiyi.lu@mediatek.com> X-Mailer: git-send-email 2.18.0 MIME-Version: 1.0 Content-Type: text/plain X-TM-SNTS-SMTP: FF3FA39934E852BE72392F8167135E682072D306C46C4F1CF16FF3BDCF9EE7E82000:8 X-MTK: N Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Resend clock patches from v4 based on v5.0-rc1. The whole series now is composed of a fix for PLL tuner (PATCH 1), clock common changes for both MT8183 & MT6765 (PATCH 2-3), clock support of MT8183 (PATCH 4-8) and resend a clock patch long time ago(PTACH 9). changes since v4: - refine for the fix of PLL tuner(PATCH 1). - add configurable pcw_chg_reg for MT8183 and the following IC(PATCH 7). changes sinve v3: - add fix tag. - small change of mtk_clk_mux data structure. - use of_property_for_each_string to iterate dependent subsys clock of power domain. - document critical clocks. - reduce some clock register error log. - few coding style fix. changes sinve v2: - refine for implementation consistency of mtk clk mux. - separate the onoff API into enable/disable API for mtk scpsys. - resend a patch about PLL rate changing. changes since v1: - refine for better code quality. - some minor bug fix of clock part, like incorrect control address and missing clocks.