Received: by 2002:ac0:aed5:0:0:0:0:0 with SMTP id t21csp3315647imb; Tue, 5 Mar 2019 06:28:46 -0800 (PST) X-Google-Smtp-Source: APXvYqxAd7knSOkYS48kz5rbav0F/sD6+WHy7sroW4lEjWer0yZlkX6dAqGMCqNXizWcMUNyDmGi X-Received: by 2002:a63:29c9:: with SMTP id p192mr1655590pgp.176.1551796126293; Tue, 05 Mar 2019 06:28:46 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1551796126; cv=none; d=google.com; s=arc-20160816; b=nM14W6x1jOM1nRyvjyzbmLGARkSqaMp+qy6tLuOzrWgyMA/MiutYGr0mtHGwZszTBD pILuvJnJ6lpaNpYKa/IO6Na0qW03pVJXyDDogl7JW3paWarQkmD7efgcQrp4T3lOKv3k jif7pIh8NkKDb8GVWPcsc6Zudj21i8kwnkUJZyXd+J92er4vbKp5jivg9GPSpa/dxlDp 2TQDZXpfSk/LFjttDADHLab12h0lt/Rv+LFYlKfN9g/vKgR5ApTRLashq6G9DkGR4uMm Bsp74Bg3zxpHPODsMeUioZm56xZlXZdQKEwF9bZHqJ4XT9eaOpKPpk4hcxnsNgUKUcjD jZiQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from; bh=6tx5/roZ7BI7qaFQQwy/iezmcZhXNcvdcXXQkHb2btI=; b=z+zKU9/R+rgOwweQnTkEyPqN8aQHHP0auxJ6EM5A2WdjJrdWS+2hO/nNPSnSWmGWrC eY2pW9ktPqBo2Fnt81s6KZSk1sjY8mdCX9+4Ka4WKKxs9R+Xa2xBOBB29Zm5U4v7NuWi SA3Z+1ypA9frRIazJHD5gPhKsImGPhDyW73sdgENrhXdwC0EhlHoLnysl6L+zVie2e35 tKnHGlEDJ1FpaaJYtQxgVYqHx884aQKQwonlQBYXjZQckDaEXfDzEEbgV3GKaeRiEY49 0e/uux446jPYLXBYOBiCp6YwHDf7NYuF/mMNvu2HsbWFQVHThtyHDbXJDrnCWBTVB0UU wdxw== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j64si7583521pge.260.2019.03.05.06.28.30; Tue, 05 Mar 2019 06:28:46 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728638AbfCEOZ0 (ORCPT + 99 others); Tue, 5 Mar 2019 09:25:26 -0500 Received: from mx08-00178001.pphosted.com ([91.207.212.93]:4120 "EHLO mx07-00178001.pphosted.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S1728366AbfCEOYo (ORCPT ); Tue, 5 Mar 2019 09:24:44 -0500 Received: from pps.filterd (m0046660.ppops.net [127.0.0.1]) by mx08-00178001.pphosted.com (8.16.0.27/8.16.0.27) with SMTP id x25EHw2q028713; Tue, 5 Mar 2019 15:24:28 +0100 Received: from beta.dmz-eu.st.com (beta.dmz-eu.st.com [164.129.1.35]) by mx08-00178001.pphosted.com with ESMTP id 2qyhgasy0a-1 (version=TLSv1 cipher=ECDHE-RSA-AES256-SHA bits=256 verify=NOT); Tue, 05 Mar 2019 15:24:28 +0100 Received: from zeta.dmz-eu.st.com (zeta.dmz-eu.st.com [164.129.230.9]) by beta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 90C2D31; Tue, 5 Mar 2019 14:24:27 +0000 (GMT) Received: from Webmail-eu.st.com (Safex1hubcas23.st.com [10.75.90.46]) by zeta.dmz-eu.st.com (STMicroelectronics) with ESMTP id 6C7802CF7; Tue, 5 Mar 2019 14:24:27 +0000 (GMT) Received: from SAFEX1HUBCAS24.st.com (10.75.90.95) by SAFEX1HUBCAS23.st.com (10.75.90.46) with Microsoft SMTP Server (TLS) id 14.3.361.1; Tue, 5 Mar 2019 15:24:27 +0100 Received: from localhost (10.201.23.25) by webmail-ga.st.com (10.75.90.48) with Microsoft SMTP Server (TLS) id 14.3.361.1; Tue, 5 Mar 2019 15:24:26 +0100 From: Fabien Dessenne To: Rob Herring , Mark Rutland , Maxime Coquelin , Alexandre Torgue , Ohad Ben-Cohen , Bjorn Andersson , , , , , CC: Fabien Dessenne , Loic Pallardy , Arnaud Pouliquen , "Ludovic Barre" , Benjamin Gaignard Subject: [PATCH 1/8] dt-bindings: stm32: add bindings for ML-AHB interconnect Date: Tue, 5 Mar 2019 15:24:02 +0100 Message-ID: <1551795849-13672-2-git-send-email-fabien.dessenne@st.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1551795849-13672-1-git-send-email-fabien.dessenne@st.com> References: <1551795849-13672-1-git-send-email-fabien.dessenne@st.com> MIME-Version: 1.0 Content-Type: text/plain X-Originating-IP: [10.201.23.25] X-Proofpoint-Virus-Version: vendor=fsecure engine=2.50.10434:,, definitions=2019-03-05_08:,, signatures=0 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Document the ML-AHB interconnect for stm32 SoCs. Signed-off-by: Fabien Dessenne --- .../devicetree/bindings/arm/stm32/mlahb.txt | 30 ++++++++++++++++++++++ 1 file changed, 30 insertions(+) create mode 100644 Documentation/devicetree/bindings/arm/stm32/mlahb.txt diff --git a/Documentation/devicetree/bindings/arm/stm32/mlahb.txt b/Documentation/devicetree/bindings/arm/stm32/mlahb.txt new file mode 100644 index 0000000..880cb38 --- /dev/null +++ b/Documentation/devicetree/bindings/arm/stm32/mlahb.txt @@ -0,0 +1,30 @@ +ML-AHB interconnect bindings + +These bindings describe the STM32 SoCs ML-AHB interconnect bus which connects +a Cortex-M subsystem with dedicated memories. + +Required properties: +- compatible: should be "simple-bus" +- ranges: describes memory addresses translation between the local CPU and the + remote Cortex-M processor. Each memory region, is declared with 3 + parameters: + - param 1: device base address (Cortex-M processor address) + - param 2: physical base address (local CPU address) + - param 3: size of the memory region. + +The Cortex-M remote processor accessed via the mlahb interconnect is described +by a child node. + +Example: +mlahb: mlahb@0 { + compatible = "simple-bus"; + #address-cells = <1>; + #size-cells = <1>; + ranges = <0x00000000 0x38000000 0x10000>, + <0x10000000 0x10000000 0x60000>, + <0x30000000 0x30000000 0x60000>; + + m4_rproc: m4@0 { + ... + }; +}; -- 2.7.4