Received: by 2002:ac0:aed5:0:0:0:0:0 with SMTP id t21csp3609808imb; Tue, 5 Mar 2019 14:06:06 -0800 (PST) X-Google-Smtp-Source: APXvYqzzUSOwh7bCiRabzVB+chvpsKmoNH0h/5jhMqtr+mE3JXrG7IdAkIGqRR2POCAW+rQVLeZH X-Received: by 2002:a17:902:1102:: with SMTP id d2mr3520602pla.138.1551823565980; Tue, 05 Mar 2019 14:06:05 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1551823565; cv=none; d=google.com; s=arc-20160816; b=UAOr4+IiKhqyvpHKyiT779miUctoNoZDjarThK/yp61cXAuCF0d4hGh4rO+EbKQgmR JXM6FF0lkq2wNgLE8+DIi7LgAmhJkzb5XYP7wNtgK+Vo5ro4u/7aTVX7ur8L+dv7tJOA QiPH8lZLMpnU02X1y2SZIDwZjoRehsdqIRVybeerfpLJXOQUSlNovnwP54TXR64ubIJu zEDL7dUPJVVWOMcZTzZAUn5eEQj4Du79KVcGeIYeBH8T+RCSmRMVFxSUxQNbxhYO57os bMMvKXHkwL81hBrMV8TjaDjH6mBo1BMHH/s9t+H3kWPEGXyDIDwi2BC39dDQwtt1y5Ca CwkA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:cc:to:subject:message-id:date:from :in-reply-to:references:mime-version:dkim-signature; bh=MOD4jyjI8RMFk80xHkOoeeVuPubtDARVBzjuJNAgK4o=; b=dcD6ol2OMe1kQWejRM6x51+Q/GasEkTGPh2MDG9dy694Gm0WXOAF34M+5imzihXoXr FFj4ShR58AWDza7DQOJgF5BwtnMtUvzsdu0P0UkKBdt5n+QawBs1quUNUp4tkX79Dehg Urmqb6p86K0+hbvT+FNHf/UId3RiepFywa5cGEEPBo33YBmikNq1Bi0VbeVBce8mVWRO z6WC7UL1CTCyy/BxIGxeqHDLhteactv1eg2vkArIfUzN5Nc3W8lgJJ99HS/zwvxW3R2M TuVRKw5c+hBe6f4Cy6LtG+QTAJzBGZTkhpEIfYuySCL9BvaEIpVmpnst0rv0OlplabU/ uwRw== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@googlemail.com header.s=20161025 header.b=MPR0IdkG; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=googlemail.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id d14si8948108pgn.536.2019.03.05.14.05.50; Tue, 05 Mar 2019 14:06:05 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@googlemail.com header.s=20161025 header.b=MPR0IdkG; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=googlemail.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726733AbfCEVmv (ORCPT + 99 others); Tue, 5 Mar 2019 16:42:51 -0500 Received: from mail-oi1-f193.google.com ([209.85.167.193]:43634 "EHLO mail-oi1-f193.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726069AbfCEVmv (ORCPT ); Tue, 5 Mar 2019 16:42:51 -0500 Received: by mail-oi1-f193.google.com with SMTP id i8so8106396oib.10; Tue, 05 Mar 2019 13:42:50 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=googlemail.com; s=20161025; h=mime-version:references:in-reply-to:from:date:message-id:subject:to :cc; bh=MOD4jyjI8RMFk80xHkOoeeVuPubtDARVBzjuJNAgK4o=; b=MPR0IdkGj4UN618A/kk4Ofm6oKt6cIm92w+9YkBPwuXZa4wTC8IMyFqc5VPGp1Djbs 3HSn7GDs8RCcjspqgGIpCagtaYXUcy2ar4talSTXkCxTpIaMMjMp28QiVeMx8wY5K+dU m6iKCzn844MRmSZHacQv2tTyVxjlX8AGbrzxhK36UqcEtoqkoqxPuoiaD1hiAdw3tgu8 eFkERHTFqfDA41me3AJcYLlvYhAhQqWssgiYaKET+fk7i5hEcZ20q2mBQtlgIsY/hQvD oVJj2QSOduixlnLnY6qxLD8kZxvDJ5tLcYwGDkwUA0OnIugmJovzhVmiB12KV4HznzhG DjrA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:mime-version:references:in-reply-to:from:date :message-id:subject:to:cc; bh=MOD4jyjI8RMFk80xHkOoeeVuPubtDARVBzjuJNAgK4o=; b=png6lon+g+ds9oeQVbM+2QqL/x1nR47Umf37u8Zb7RARleMuCEGvnT/0Z5sV3kwTxw i0aGh9mipjhA5Al66CqwYIZ7NYk+EvClXDu4Qd7tvL02sh5HvoJN88RLHA738SWE9zdx EjdciIEi7XGHVZ71tzypSHQOjze2Y6Fa3Z6BD85UMaT2sahEe9uqRofck4vV1z9awPkm NTn1NOdNhCFD+8WrIF90KmkRDPkgMrBIzQwQlZrUKqLoZSEkuerJbaS4effhOgC65rP6 sbbL5VjA0lbHJLE1gDy6sm2D9XJZ1KCxP005o2cLqFOQJMCGXTSgrhKQT2KfyMKdXUee ezvA== X-Gm-Message-State: APjAAAVJcQ4siC99761hsNLzIUV3tdH/ZgYoBGR4S6ORJ3YmRa+f9YqZ I0h4IhIkhxfgh1M1tY+coWtKg33MSPcDQBYAucY= X-Received: by 2002:aca:c286:: with SMTP id s128mr379757oif.39.1551822170308; Tue, 05 Mar 2019 13:42:50 -0800 (PST) MIME-Version: 1.0 References: <20190304103846.2060-1-narmstrong@baylibre.com> <20190304103846.2060-3-narmstrong@baylibre.com> In-Reply-To: <20190304103846.2060-3-narmstrong@baylibre.com> From: Martin Blumenstingl Date: Tue, 5 Mar 2019 22:42:39 +0100 Message-ID: Subject: Re: [PATCH v2 2/8] dt-bindings: phy: Add Amlogic G12A USB3+PCIE Combo PHY Bindings To: Neil Armstrong Cc: gregkh@linuxfoundation.org, hminas@synopsys.com, balbi@kernel.org, kishon@ti.com, devicetree@vger.kernel.org, linux-amlogic@lists.infradead.org, linux-usb@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Content-Type: text/plain; charset="UTF-8" Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Neil, On Mon, Mar 4, 2019 at 11:38 AM Neil Armstrong wrote: > > Add the Amlogic G12A Family USB3 + PCIE Combo PHY Bindings. > > This PHY can provide exclusively USB3 or PCIE support on shared I/Os. > > Signed-off-by: Neil Armstrong > Reviewed-by: Martin Blumenstingl > --- > .../bindings/phy/meson-g12a-usb3-pcie-phy.txt | 22 +++++++++++++++++++ > 1 file changed, 22 insertions(+) > create mode 100644 Documentation/devicetree/bindings/phy/meson-g12a-usb3-pcie-phy.txt > > diff --git a/Documentation/devicetree/bindings/phy/meson-g12a-usb3-pcie-phy.txt b/Documentation/devicetree/bindings/phy/meson-g12a-usb3-pcie-phy.txt > new file mode 100644 > index 000000000000..7cfc17e2df31 > --- /dev/null > +++ b/Documentation/devicetree/bindings/phy/meson-g12a-usb3-pcie-phy.txt > @@ -0,0 +1,22 @@ > +* Amlogic G12A USB3 + PCIE Combo PHY binding > + > +Required properties: > +- compatible: Should be "amlogic,meson-g12a-usb3-pcie-phy" > +- #phys-cells: must be 1. The cell number is used to select the phy mode > + as defined in between PHY_TYPE_USB3 and PHY_TYPE_PCIE > +- reg: The base address and length of the registers > +- clocks: a phandle to the 100MHz reference clock of this PHY > +- clock-names: must be "ref_clk" > +- resets: phandle to the reset lines for the PHY control > +- reset-names: must be "phy" one question on the resets: - in v1 you had three reset lines: RESET_PCIE_CTRL_A, RESET_PCIE_PHY, RESET_PCIE_APB - in v2 you only have the "phy" reset line. is this because the other two are connected to the PCIe controller (Documentation/devicetree/bindings/pci/amlogic,meson-pcie.txt) instead of the PHY? Regards Martin