Received: by 2002:ac0:950c:0:0:0:0:0 with SMTP id f12csp1828006imc; Tue, 12 Mar 2019 01:12:31 -0700 (PDT) X-Google-Smtp-Source: APXvYqwTumFlWKgfq5cP+TDHHencJtMuir4QwZI2Uz4c7bgy9UlFwx6N/vC3Zvu8cL1ckibN4tXI X-Received: by 2002:a62:29c6:: with SMTP id p189mr38221310pfp.194.1552378351691; Tue, 12 Mar 2019 01:12:31 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1552378351; cv=none; d=google.com; s=arc-20160816; b=fjaOiW5PJpEUJ5Bb98WbnKYNoiC/3s4Kt7Ze5cuE4EertuZQLDG9LpuPSrwv82cXAj XlkxIU/Unj/U25ComcJDmCInii+EuaHposushZx7mLwkE/lddRVE/ikTQyLiacf6uF1w csMJ1Y94ag4g8wJKFsXUCQ/CJMk/VsW9Qdu0v4iwC3TkfwHnnyZYei8Qj/XFbulxk8Lk e4IGwOWRelHajBsmFWXlYQheDKumqCavSW/dWi68NYBMzzghW7+eZecaMWIegoeejGYW ntSTNvoD65//SsFD+Sz/YhFLxk3x/+QXIGIhlC+GLbKIgTtYbYfgIFNzEqy2JZuPrdf4 bYZA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=+NvS/bA472zdii99ejJQCZ5ekFJyNtU3GhsdHX2kjcM=; b=tgNUvSheJep8ThrkrMSeQoBrIUvU82HaemR5Xv6j2dhXN55/1/RM8T+NeldvoT14JI qQKpeKYtLDKsSQWwdotKz6vYGb8ZtczAxkj4esUI3jtumR1UvBTyElFQvEkCz7T6iDkR JGe9v/ynvW9cYtgVcsB9lVs6Ht3XQ6FQuOp8Vft02X+bUIF5PLAR0CP/im+uaCxbVavT GPruRsAMrAUd0p7dYAkXbpMPtjPiVUrfZetL8YpWsZa/DLAhICuqa7zLDI3edstPkDd2 GWY28zj4qfV+CcPaV6STt8lKi1bkl5DatSOZTt7lFaUhJFlgBCNMj4GoujS6aBcnR2Uq P7mA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=lGu+GYtX; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 31si7652186plb.39.2019.03.12.01.12.15; Tue, 12 Mar 2019 01:12:31 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@sifive.com header.s=google header.b=lGu+GYtX; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727480AbfCLILv (ORCPT + 99 others); Tue, 12 Mar 2019 04:11:51 -0400 Received: from mail-pg1-f196.google.com ([209.85.215.196]:37733 "EHLO mail-pg1-f196.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726518AbfCLILu (ORCPT ); Tue, 12 Mar 2019 04:11:50 -0400 Received: by mail-pg1-f196.google.com with SMTP id q206so1238982pgq.4 for ; Tue, 12 Mar 2019 01:11:50 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=sifive.com; s=google; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=+NvS/bA472zdii99ejJQCZ5ekFJyNtU3GhsdHX2kjcM=; b=lGu+GYtXCa2KasGFdXUqJUz+iwF2LhIXbYg01AKZ+WKV4SBVy6niGFyEFdS9XxtHj3 gLhfKpQeKbe9PWH4HVoBu3mbnWLeCJMPxSA7Rf57/aonJtxSbL7+yVzbwYKCaP3+DoBg pb6sLhJT2FEiGojX8DeuCxrky18XzPEyvESbmrIkbcPoPYDPvPA2qNo+XMqGZLid2Wls zm4oJ4Bxd2InuKitan2TnPkaz1MUkYaHGNdcVSJjDlflDsQ33OSaLCTXgPp0Wgg/0quZ kXPqNmMAq+A0zobyTXwaUMnHrcouyVWFjXnXbwXI+NmADWhk3I92gh8BLRq5jDUNo10A 9HWw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=+NvS/bA472zdii99ejJQCZ5ekFJyNtU3GhsdHX2kjcM=; b=GowI6TEB/YL20aLNkH/SpaSwz9+CuwceN+G1LrRK/HrU12mHuY9hmfx4TsR5CBrQOs UNI1ctrC9b166IeuwlvzvXCXW1n8fvIk1EmdAf083XP20wf7whB8k+62zIRNZh3T/a3P rqMcJ8IUE8hX57QRlaNUuWZz+XAkXV04yP6hXAaHUfd7uRlOva9PKq1V+kH6+UCzaCGH HFXiXV2GtCr4iCzni5i8Wytt70Uz0jyY9Beran6kB8glwBfiIFt+pUPMs+TmpMo6q1wB o7aSNvTY4Pzgzcb1cc7fsPm5nxQ6JigFv3FJKnTm1iaw32mPSmhuUJDXbuBMgP+f1LA1 9MHg== X-Gm-Message-State: APjAAAVNKD/y7ErXnwNSsQSdcX1b0xo9SSWD4RYqXrx4aSjOEPgmMPgH DIqQOLTEESxxjcnf6Dlk0LryaA== X-Received: by 2002:a17:902:2f:: with SMTP id 44mr33245296pla.139.1552378309879; Tue, 12 Mar 2019 01:11:49 -0700 (PDT) Received: from buildserver-90.open-silicon.com ([114.143.65.226]) by smtp.googlemail.com with ESMTPSA id o5sm3687795pgc.16.2019.03.12.01.11.45 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Tue, 12 Mar 2019 01:11:49 -0700 (PDT) From: Yash Shah To: palmer@sifive.com, linux-pwm@vger.kernel.org, linux-riscv@lists.infradead.org Cc: thierry.reding@gmail.com, robh+dt@kernel.org, mark.rutland@arm.com, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, sachin.ghadi@sifive.com, paul.walmsley@sifive.com, Yash Shah Subject: [PATCH v9 1/2] pwm: sifive: Add DT documentation for SiFive PWM Controller Date: Tue, 12 Mar 2019 13:41:28 +0530 Message-Id: <1552378289-27245-2-git-send-email-yash.shah@sifive.com> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1552378289-27245-1-git-send-email-yash.shah@sifive.com> References: <1552378289-27245-1-git-send-email-yash.shah@sifive.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org DT documentation for PWM controller added. Signed-off-by: Wesley W. Terpstra [Atish: Compatible string update] Signed-off-by: Atish Patra Signed-off-by: Yash Shah Reviewed-by: Rob Herring --- .../devicetree/bindings/pwm/pwm-sifive.txt | 33 ++++++++++++++++++++++ 1 file changed, 33 insertions(+) create mode 100644 Documentation/devicetree/bindings/pwm/pwm-sifive.txt diff --git a/Documentation/devicetree/bindings/pwm/pwm-sifive.txt b/Documentation/devicetree/bindings/pwm/pwm-sifive.txt new file mode 100644 index 0000000..36447e3 --- /dev/null +++ b/Documentation/devicetree/bindings/pwm/pwm-sifive.txt @@ -0,0 +1,33 @@ +SiFive PWM controller + +Unlike most other PWM controllers, the SiFive PWM controller currently only +supports one period for all channels in the PWM. All PWMs need to run at +the same period. The period also has significant restrictions on the values +it can achieve, which the driver rounds to the nearest achievable period. +PWM RTL that corresponds to the IP block version numbers can be found +here: + +https://github.com/sifive/sifive-blocks/tree/master/src/main/scala/devices/pwm + +Required properties: +- compatible: Should be "sifive,-pwm" and "sifive,pwm". + Supported compatible strings are: "sifive,fu540-c000-pwm" for the SiFive + PWM v0 as integrated onto the SiFive FU540 chip, and "sifive,pwm0" for the + SiFive PWM v0 IP block with no chip integration tweaks. + Please refer to sifive-blocks-ip-versioning.txt for details. +- reg: physical base address and length of the controller's registers +- clocks: Should contain a clock identifier for the PWM's parent clock. +- #pwm-cells: Should be 3. See pwm.txt in this directory + for a description of the cell format. +- interrupts: one interrupt per PWM channel + +Examples: + +pwm: pwm@10020000 { + compatible = "sifive,fu540-c000-pwm", "sifive,pwm0"; + reg = <0x0 0x10020000 0x0 0x1000>; + clocks = <&tlclk>; + interrupt-parent = <&plic>; + interrupts = <42 43 44 45>; + #pwm-cells = <3>; +}; -- 1.9.1