Received: by 2002:ac0:950c:0:0:0:0:0 with SMTP id f12csp3305181imc; Wed, 13 Mar 2019 14:20:59 -0700 (PDT) X-Google-Smtp-Source: APXvYqycdPxPKV1v57szhbFYYmkMq1kXf/Mwmidrq3ENKxawa1WlaHI5p/usYwrQE4PgtpnLaOSI X-Received: by 2002:a65:6283:: with SMTP id f3mr42315656pgv.125.1552512059422; Wed, 13 Mar 2019 14:20:59 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1552512059; cv=none; d=google.com; s=arc-20160816; b=e/BF7EZ5FbW1Iq6K2pwhuySjP+4YUa6usT9vp3605y2oc+TzOr4+9Ed3uelK5ZB60Q 05xKSRlbApTmCbwwGv0/XRmETao1xzJ4V/EpAnAc26cPo61CvHfgHXnFc3awHEQBzsL8 KurOg7eQM3Y7gHS/i3gEDOWsWfwchVyTCWCgh8ffQWyVr85eGjEufVKQGeNU0UZWrl3D p1HMrEm5vq/pHS9Y4dwQA4JT8AXgoExd3FFRkV3WrwUFFOGfzWUK4KdjNmO2jrgIxb19 1w1N4JauIzNpzNFPPNr4i7aK1RLqgCLneYogD1HbrjvxkWt+k7NAaulj/HdGvvOWdMms wz/g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dmarc-filter:dkim-signature:dkim-signature; bh=E3zksUHgaVAvkLoieiEEBXL6+BA6MyFjwUBgnqUaXm8=; b=ehGk8SlYXBSlBZU2uHhOwFJ8kcaYwK1MwD7lm7VLhVdF3qj46PG6gNf5MrA6ZSBu4C xCeefpflQU+NPP6/wsArmiL2eb+chr6aWWkUDh0VUdLE4AA0WnFx+lMKF3sCN7yae1DB 8kUYhQjCUgJzmBxbYaD0Y7AclCv9AkipK38VY4hh6+/B3AG7JoNB3FYQd9ib4gZ2BFFE WHPSOnjejKxUbArmoWWkxPAVNUeFOvNkFoWLHpF4alfoz/Ddd4nI/EW3SNi5v8foolaE 2iis1z9V6ZxeNJAnf+HAY4ANAWegVqOiYMvgmdBXpN530YIeHK6ZdGzZ3cdNX1K94hZt 2jJg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=gn6EHayg; dkim=pass header.i=@codeaurora.org header.s=default header.b=LowmZ4wI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k74si11501658pfb.32.2019.03.13.14.20.43; Wed, 13 Mar 2019 14:20:59 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=gn6EHayg; dkim=pass header.i=@codeaurora.org header.s=default header.b=LowmZ4wI; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727654AbfCMVTi (ORCPT + 99 others); Wed, 13 Mar 2019 17:19:38 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:46870 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727541AbfCMVTM (ORCPT ); Wed, 13 Mar 2019 17:19:12 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 2B5386115A; Wed, 13 Mar 2019 21:19:05 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1552511950; bh=xCNFJvpJoucdMcv9Mi45On077kDW81gZ9ob80pgMpYw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=gn6EHaygcRvJkrjoRm9PoYVpZEaMu6/yLkTVywq0VcI3cSBpiqrj18OJJJvu20+Gh HndI9vGqo5xuD1Yt5UivIMeBkTpCecg2+G12ZpVh/y1ZxdAeCT/3aH0zwQ9+DyFyNu qC1xq9KouRANtZ/50LJtejicWaInIHYgnOPJUd+Q= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.7 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_INVALID,DKIM_SIGNED autolearn=no autolearn_force=no version=3.4.0 Received: from codeaurora.org (i-global254.qualcomm.com [199.106.103.254]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: ilina@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 2E23761156; Wed, 13 Mar 2019 21:19:03 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1552511944; bh=xCNFJvpJoucdMcv9Mi45On077kDW81gZ9ob80pgMpYw=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=LowmZ4wIc7ncEo1URwal7fkJNEeIjdv+mfQPwtwrsc21sq04KnrMpG5Gchh7XiXmh NhzGxLmNrPyNsCbxo2WU8GZ+iOmBVNnc711Q7yvnBRqmbual8zO0rTgJ3b818V/veS 46k6m4jJoAzkUHJ6xcslY/st8XcxX0IMFkAHUIPA= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 2E23761156 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=ilina@codeaurora.org From: Lina Iyer To: swboyd@chromium.org, evgreen@chromium.org, marc.zyngier@arm.com Cc: linux-kernel@vger.kernel.org, rplsssn@codeaurora.org, linux-arm-msm@vger.kernel.org, thierry.reding@gmail.com, bjorn.andersson@linaro.org, dianders@chromium.org, linus.walleij@linaro.org, Lina Iyer , devicetree@vger.kernel.org Subject: [PATCH v4 06/10] dt-bindings: sdm845-pinctrl: add wakeup interrupt parent for GPIO Date: Wed, 13 Mar 2019 15:18:40 -0600 Message-Id: <20190313211844.29416-7-ilina@codeaurora.org> X-Mailer: git-send-email 2.21.0 In-Reply-To: <20190313211844.29416-1-ilina@codeaurora.org> References: <20190313211844.29416-1-ilina@codeaurora.org> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org SDM845 SoC has an always-on interrupt controller (PDC) with select GPIO routed to the PDC as interrupts that can be used to wake the system up from deep low power modes and suspend. Cc: devicetree@vger.kernel.org Signed-off-by: Lina Iyer --- .../devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt | 7 ++++++- 1 file changed, 6 insertions(+), 1 deletion(-) diff --git a/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt b/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt index 665aadb5ea28..f0fedbc5d41a 100644 --- a/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt +++ b/Documentation/devicetree/bindings/pinctrl/qcom,sdm845-pinctrl.txt @@ -29,6 +29,11 @@ SDM845 platform. Definition: must be 2. Specifying the pin number and flags, as defined in +- wakeup-parent: + Usage: optional + Value type: + Definition: A phandle to the wakeup interrupt controller for the SoC. + - gpio-controller: Usage: required Value type: @@ -53,7 +58,6 @@ pin, a group, or a list of pins or groups. This configuration can include the mux function to select on those pin(s)/group(s), and various pin configuration parameters, such as pull-up, drive strength, etc. - PIN CONFIGURATION NODES: The name of each subnode is not important; all subnodes should be enumerated @@ -160,6 +164,7 @@ Example: #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; + wake-parent = <&pdc_intc>; qup9_active: qup9-active { mux { -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project