Received: by 2002:ac0:a874:0:0:0:0:0 with SMTP id c49csp743465ima; Fri, 15 Mar 2019 13:08:17 -0700 (PDT) X-Google-Smtp-Source: APXvYqzTlRkCRzS4mzb+HLsZOpQRmopEKd2DN46O6rI0NjAMUA7jv2Sh5fiue7A89lUz5EwMTIpS X-Received: by 2002:a17:902:1744:: with SMTP id i62mr6110630pli.24.1552680497770; Fri, 15 Mar 2019 13:08:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1552680497; cv=none; d=google.com; s=arc-20160816; b=wJDvz5Ve5pBCVu7A4zg7vCpIXRfLtJv1zHhlxOlNrdrsXyuM1pAv9Avtorg/Ojc1Wq Ujl21SwX8uIkTQ3kS66NqoDshU8J85xMjQnV3lnQ/kJm3PAmCsIwSXccsyVDOhFdyLqp XiCDFcFEgAsp3Teqk4rrLpOneg+8q89P5icRFuIl53ldhLDFBmRtswg2sTt4j9p+e1QH B+rmZQh4VA+qej2tdJedgojSEsxV/p4bEHEC0Zjd28koN1Q6szyJe6ewmrKhTyCSTiLR /+h8hDp2hV/b9s6h6brAevgeQ23/O2afLTERI22Im4tVk1J4fk2Jl65w4E8LVzu1Dfya X8tA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=yBO3k+Cp1YUnQ8d2nKea0qRQy4QNdmYwheop4oGiD8w=; b=Em+5h0ilAvRWAV9x4Vot9uB1riAxc/4c53iWqSJXCsfUFBpV+37kGZklksq3r2MlUp AJaSp28eOXYv+QMt6raqijcpoKBEX1B2kY2cM/eAhpDXsr8TejIslxsR8TH5qmLoq9BU fXsBrUEvf9bBDS0IuXIpK7Lx3ooJyKuZB2Gb8kuc01F849EWBmBOb5knRc+1R21JnQXR kgr9ZC5PGatmA3vmCP9yR4D6LnjvTwb5ZWiMmZIsek8Xksre1Ak5XgP2fPVcXLAVhtrr wWxpsUmT5yWagC+PYnUs1OPoIH9p2w65o0rwy7/YwbHZ0PBo5JVN7WtXW3kK3Rmth6no pmAA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id n19si2607906pff.18.2019.03.15.13.08.03; Fri, 15 Mar 2019 13:08:17 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1726292AbfCOUHS (ORCPT + 99 others); Fri, 15 Mar 2019 16:07:18 -0400 Received: from mga01.intel.com ([192.55.52.88]:22903 "EHLO mga01.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726551AbfCOUHG (ORCPT ); Fri, 15 Mar 2019 16:07:06 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga005.jf.intel.com ([10.7.209.41]) by fmsmga101.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 15 Mar 2019 13:07:06 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.58,483,1544515200"; d="scan'208";a="307617741" Received: from chang-linux-3.sc.intel.com ([143.183.85.65]) by orsmga005.jf.intel.com with ESMTP; 15 Mar 2019 13:07:05 -0700 From: "Chang S. Bae" To: Thomas Gleixner , Ingo Molnar , Andy Lutomirski , "H . Peter Anvin" , Andi Kleen Cc: Ravi Shankar , "Chang S . Bae" , LKML Subject: [RESEND PATCH v6 12/12] x86/fsgsbase/64: Add documentation for FSGSBASE Date: Fri, 15 Mar 2019 13:06:45 -0700 Message-Id: <1552680405-5265-13-git-send-email-chang.seok.bae@intel.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1552680405-5265-1-git-send-email-chang.seok.bae@intel.com> References: <1552680405-5265-1-git-send-email-chang.seok.bae@intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Andi Kleen v2: Minor updates to documentation requested in review. v3: Update for new gcc and various improvements. Signed-off-by: Andi Kleen Signed-off-by: Chang S. Bae Cc: Andy Lutomirski Cc: H. Peter Anvin Cc: Thomas Gleixner Cc: Ingo Molnar --- Documentation/x86/fsgs.txt | 104 +++++++++++++++++++++++++++++++++++++ 1 file changed, 104 insertions(+) create mode 100644 Documentation/x86/fsgs.txt diff --git a/Documentation/x86/fsgs.txt b/Documentation/x86/fsgs.txt new file mode 100644 index 000000000000..7a973a5c1767 --- /dev/null +++ b/Documentation/x86/fsgs.txt @@ -0,0 +1,104 @@ + +Using FS and GS prefixes on 64bit x86 linux + +The x86 architecture supports segment prefixes per instruction to add an +offset to an address. On 64bit x86, these are mostly nops, except for FS +and GS. + +This offers an efficient way to reference a global pointer. + +The compiler has to generate special code to use these base registers, +or they can be accessed with inline assembler. + + mov %gs:offset,%reg + mov %fs:offset,%reg + +On 64bit code, FS is used to address the thread local segment (TLS), declared using +__thread. The compiler then automatically generates the correct prefixes and +relocations to access these values. + +FS is normally managed by the runtime code or the threading library +Overwriting it can break a lot of things (including syscalls and gdb), +but it can make sense to save/restore it for threading purposes. + +GS is freely available, but may need special (compiler or inline assembler) +code to use. + +Traditionally 64bit FS and GS could be set by the arch_prctl system call + + arch_prctl(ARCH_SET_GS, value) + arch_prctl(ARCH_SET_FS, value) + +[There was also an older method using modify_ldt(), inherited from 32bit, +but this is not discussed here.] + +However using a syscall is problematic for user space threading libraries +that want to context switch in user space. The whole point of them +is avoiding the overhead of a syscall. It's also cleaner for compilers +wanting to use the extra register to use instructions to write +it, or read it directly to compute addresses and offsets. + +Newer Intel CPUs (Ivy Bridge and later) added new instructions to directly +access these registers quickly from user context + + RDFSBASE %reg read the FS base (or _readfsbase_u64) + RDGSBASE %reg read the GS base (or _readgsbase_u64) + + WRFSBASE %reg write the FS base (or _writefsbase_u64) + WRGSBASE %reg write the GS base (or _writegsbase_u64) + +If you use the intrinsics include and set the -mfsgsbase option. + +The instructions are supported by the CPU when the "fsgsbase" string is shown in +/proc/cpuinfo (or directly retrieved through the CPUID instruction, +7:0 (ebx), word 9, bit 0) + +The instructions are only available to 64bit binaries. + +In addition the kernel needs to explicitly enable these instructions, as it +may otherwise not correctly context switch the state. Newer Linux +kernels enable this. When the kernel did not enable the instruction +they will fault with an #UD exception. + +An FSGSBASE enabled kernel can be detected by checking the AT_HWCAP2 +bitmask in the aux vector. When the HWCAP2_FSGSBASE bit is set the +kernel supports FSGSBASE. + + #include + #include + + /* Will be eventually in asm/hwcap.h */ + #define HWCAP2_FSGSBASE (1 << 1) + + unsigned val = getauxval(AT_HWCAP2); + if (val & HWCAP2_FSGSBASE) { + asm("wrgsbase %0" :: "r" (ptr)); + } + +No extra CPUID check needed as the kernel will not set this bit if the CPU +does not support it. + +gcc 6 will have special support to directly access data relative +to fs/gs using the __seg_fs and __seg_gs address space pointer +modifiers. + +#ifndef __SEG_GS +#error "Need gcc 6 or later" +#endif + +struct gsdata { + int a; + int b; +} gsdata = { 1, 2 }; + +int __seg_gs *valp = 0; /* offset relative to GS */ + + /* Check if kernel supports FSGSBASE as above */ + + /* Set up new GS */ + asm("wrgsbase %0" :: "r" (&gsdata)); + + /* Now the global pointer can be used normally */ + printf("gsdata.a = %d\n", *valp); + +Andi Kleen -- 2.19.1