Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp289381img; Mon, 18 Mar 2019 03:13:54 -0700 (PDT) X-Google-Smtp-Source: APXvYqymo4k1clf/thh3Jb8OBwbVOEH/wmuammPVuRzjkJrUTiJBSnTqgDx5kjK6UtzEmzpzGdfe X-Received: by 2002:a63:d706:: with SMTP id d6mr15913224pgg.367.1552904034853; Mon, 18 Mar 2019 03:13:54 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1552904034; cv=none; d=google.com; s=arc-20160816; b=bNEde28BJFdxJAz26Zf90j4xoA2h6tl0ZiA0NR3Sd3BmY8QGZ6D1kiaGGoywaicNLS 3y2/xQFVBYDF/YiiHKC0DnKu5+AxGKvOs2pTwsRQTfu6LS1fpcEMZFvM/c47vRFHhQk1 d+8S1kda6nkXNYV6tar2YE2uwGMNqKIh/h0K69JvNW2TYvKCrbRjraeU6KdnjsWHazfn FVyvytF9oDsp8jKNO6j4iquqfLugpiB37L/5ISmAZdhdL1rNtffjQ8BO0lpzZWx3uFKW k4heXhUyV7x65qdWuAk6uFJdYIl/RPXvMJfwFozvl3ArHww1DDBtgBiFXNocydtOBGzy wbNw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=fUvfuvKdMzBgRt0tGHLl1dfJOwtoisFeSR4beOE+s3s=; b=BL6qXbKriioWFd6IiB/pbr7JwSg6zV7y0mmhQGgvl4YeVVlNNfFx7ra2lbErJVq7Nc 1qeBuhDCcSRYVjJb2eliotiWta18GsJ03haH97HLHDlPrnybkN8L1rkURUb9+gtKO6nt cOIxPg6trrWU6VToLYdeATIYNPLjbBLVF3iZpri9mmgflH1Aoycu9vJgn0uucoKCyCCE exeuTNatJ6OTOda3Wys+JRrIuN8eilAdHRN1MVyfOL4MTitPpo+xnQoP5VsFVJ+LZJzj 063XcGhmMPWpKTpb2UAJ7pRPFRMoFTKKp7R8mL9Pboc42St9i/vLs9v5Ee4UQkpN4vXL jwow== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=iqN+YUqp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id 61si9179808plb.162.2019.03.18.03.13.39; Mon, 18 Mar 2019 03:13:54 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=iqN+YUqp; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727704AbfCRKMb (ORCPT + 99 others); Mon, 18 Mar 2019 06:12:31 -0400 Received: from mail-wr1-f65.google.com ([209.85.221.65]:44824 "EHLO mail-wr1-f65.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727590AbfCRKMC (ORCPT ); Mon, 18 Mar 2019 06:12:02 -0400 Received: by mail-wr1-f65.google.com with SMTP id w2so16282262wrt.11 for ; Mon, 18 Mar 2019 03:12:01 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=fUvfuvKdMzBgRt0tGHLl1dfJOwtoisFeSR4beOE+s3s=; b=iqN+YUqp1HZvJB8YpRLcS+k05vTHVn6hwsMJe0CTKYcnaRnCwaL+P/kqKug7CxZfiA 5i/qAdici2TWTe/rTPLifC82XDgiOuyce1UrFleVq4QYRm68FoBMfR9Dj2Vp++dFWpt1 m7c7WvUE/7Dkxt31xtB67i9oOO6/QNRCgGn/9dFFDRWC6s7NOAfMBGzm8D/lXzmaj9bV BIImQFPsduoZ1R5npuEst/izecavFcBsyCyHxdZI9Qy/V5+6YKo0wkblWjprABXPACfU HwTD+UVhEa878Xputzon1JnV5M8WBNapsm3iEfpItD+pWZmJEZXGuVZ1+nHw5Ik0H02k vdkw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=fUvfuvKdMzBgRt0tGHLl1dfJOwtoisFeSR4beOE+s3s=; b=uegNVXcCeAHSVVtQGFpAo3+juqqyO4ekZY2NmrHc+shC2OWGXR0oa0YCm3R1e50eUt m2/g9mjPgyzk6++bgT6713aYNWukcyOnlX7RQPeVkSueMEZSLrk5Um80WlV5gkXpUeqf zPLe7/p+auyIzLUc66uGKrhxpLUq2AfcfLSUvkqwR+zFyUC/TRtMVr+eXmUhBLt13YOt x+QbjdvAls0WjOLDbtTvqHrUdPj+xzuMjsx4+bCPA7jez3/Y+/ZtL5i2JZ+cfTVUWcbw pUhpXo1/MxTfcYnxmW3bBx5SbOPBlABKqZnBwXjh4jpOkKsmb6OZGdSPpGkpUBcp+LIx NlFw== X-Gm-Message-State: APjAAAWMCTvl2xPzzg/RPI+Ms2YLeQBa3MY1iNwI7ay90yHcqsttLPK3 zk1hXlX9TpAknp8NyJWo5yMG0g== X-Received: by 2002:a5d:6181:: with SMTP id j1mr8200770wru.11.1552903920297; Mon, 18 Mar 2019 03:12:00 -0700 (PDT) Received: from bender.baylibre.local (lmontsouris-657-1-212-31.w90-63.abo.wanadoo.fr. [90.63.244.31]) by smtp.gmail.com with ESMTPSA id z8sm6697855wrl.59.2019.03.18.03.11.59 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Mon, 18 Mar 2019 03:11:59 -0700 (PDT) From: Neil Armstrong To: gregkh@linuxfoundation.org, hminas@synopsys.com, balbi@kernel.org, kishon@ti.com, devicetree@vger.kernel.org Cc: Neil Armstrong , linux-amlogic@lists.infradead.org, linux-usb@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Martin Blumenstingl , Rob Herring Subject: [PATCH v3 4/8] dt-bindings: usb: dwc3: Add Amlogic G12A DWC3 Glue Bindings Date: Mon, 18 Mar 2019 11:11:49 +0100 Message-Id: <20190318101153.7531-5-narmstrong@baylibre.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190318101153.7531-1-narmstrong@baylibre.com> References: <20190318101153.7531-1-narmstrong@baylibre.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Adds the bindings for the Amlogic G12A USB Glue HW. The Amlogic G12A SoC Family embeds 2 USB Controllers : - a DWC3 IP configured as Host for USB2 and USB3 - a DWC2 IP configured as Peripheral USB2 Only A glue connects these both controllers to 2 USB2 PHYs, and optionnally to an USB3+PCIE Combo PHY shared with the PCIE controller. The Glue configures the UTMI 8bit interfaces for the USB2 PHYs, including routing of the OTG PHY between the DWC3 and DWC2 controllers, and setups the on-chip OTG mode selection for this PHY. The PHYs phandles are passed to the Glue node since the Glue controls the interface with the PHY, not the DWC3 controller. Signed-off-by: Neil Armstrong Reviewed-by: Martin Blumenstingl Reviewed-by: Rob Herring --- .../devicetree/bindings/usb/amlogic,dwc3.txt | 88 +++++++++++++++++++ 1 file changed, 88 insertions(+) diff --git a/Documentation/devicetree/bindings/usb/amlogic,dwc3.txt b/Documentation/devicetree/bindings/usb/amlogic,dwc3.txt index 9a8b631904fd..b9f04e617eb7 100644 --- a/Documentation/devicetree/bindings/usb/amlogic,dwc3.txt +++ b/Documentation/devicetree/bindings/usb/amlogic,dwc3.txt @@ -40,3 +40,91 @@ Example device nodes: phy-names = "usb2-phy", "usb3-phy"; }; }; + +Amlogic Meson G12A DWC3 USB SoC Controller Glue + +The Amlogic G12A embeds a DWC3 USB IP Core configured for USB2 and USB3 +in host-only mode, and a DWC2 IP Core configured for USB2 peripheral mode +only. + +A glue connects the DWC3 core to USB2 PHYs and optionnaly to an USB3 PHY. + +One of the USB2 PHY can be re-routed in peripheral mode to a DWC2 USB IP. + +The DWC3 Glue controls the PHY routing and power, an interrupt line is +connected to the Glue to serve as OTG ID change detection. + +Required properties: +- compatible: Should be "amlogic,meson-g12a-usb-ctrl" +- clocks: a handle for the "USB" clock +- resets: a handle for the shared "USB" reset line +- reg: The base address and length of the registers +- interrupts: the interrupt specifier for the OTG detection +- phys: handle to used PHYs on the system + - a <0> phandle can be used if a PHY is not used +- phy-names: names of the used PHYs on the system : + - "usb2-phy0" for USB2 PHY0 if USBHOST_A port is used + - "usb2-phy1" for USB2 PHY1 if USBOTG_B port is used + - "usb3-phy0" for USB3 PHY if USB3_0 is used +- dr_mode: should be "host", "peripheral", or "otg" depending on + the usage and configuration of the OTG Capable port. + - "host" and "peripheral" means a fixed Host or Device only connection + - "otg" means the port can be used as both Host or Device and + be switched automatically using the OTG ID pin. + +Optional properties: +- vbus-supply: should be a phandle to the regulator controlling the VBUS + power supply when used in OTG switchable mode + +Required child nodes: + +A child node must exist to represent the core DWC3 IP block. The name of +the node is not important. The content of the node is defined in dwc3.txt. + +A child node must exist to represent the core DWC2 IP block. The name of +the node is not important. The content of the node is defined in dwc2.txt. + +PHY documentation is provided in the following places: +- Documentation/devicetree/bindings/phy/meson-g12a-usb2-phy.txt +- Documentation/devicetree/bindings/phy/meson-g12a-usb3-pcie-phy.txt + +Example device nodes: + usb: usb@ffe09000 { + compatible = "amlogic,meson-g12a-usb-ctrl"; + reg = <0x0 0xffe09000 0x0 0xa0>; + interrupts = ; + #address-cells = <2>; + #size-cells = <2>; + ranges; + + clocks = <&clkc CLKID_USB>; + resets = <&reset RESET_USB>; + + dr_mode = "otg"; + + phys = <&usb2_phy0>, <&usb2_phy1>, + <&usb3_pcie_phy PHY_TYPE_USB3>; + phy-names = "usb2-phy0", "usb2-phy1", "usb3-phy0"; + + dwc2: usb@ff400000 { + compatible = "amlogic,meson-g12a-usb", "snps,dwc2"; + reg = <0x0 0xff400000 0x0 0x40000>; + interrupts = ; + clocks = <&clkc CLKID_USB1_DDR_BRIDGE>; + clock-names = "ddr"; + phys = <&usb2_phy1>; + dr_mode = "peripheral"; + g-rx-fifo-size = <192>; + g-np-tx-fifo-size = <128>; + g-tx-fifo-size = <128 128 16 16 16>; + }; + + dwc3: usb@ff500000 { + compatible = "snps,dwc3"; + reg = <0x0 0xff500000 0x0 0x100000>; + interrupts = ; + dr_mode = "host"; + snps,dis_u2_susphy_quirk; + snps,quirk-frame-length-adjustment; + }; + }; -- 2.20.1