Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp431947img; Mon, 18 Mar 2019 06:28:45 -0700 (PDT) X-Google-Smtp-Source: APXvYqytPAnS4YX+GEJRGw4WxIwSOI7erVD/fX4uRBNUvk292ng3dG+a0aJUvWrRZJlAdo5jfTC0 X-Received: by 2002:a17:902:e40a:: with SMTP id ci10mr19851402plb.77.1552915725384; Mon, 18 Mar 2019 06:28:45 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1552915725; cv=none; d=google.com; s=arc-20160816; b=v08J/vy71Hh4kVhbxRriiVGsrGiDzoM50vR1Ui9GZqvsBQDLdR48m5ScVoEpNb2L2h TS3FFnFmBTFHJkX/ETJpNBSnks1rmYtwjkQsQ8rIprZZKaDtKkcSVRq431gklflNkzC1 OcXUn/i0zkPNGqI5WxXzELe89kdIM1VZo4/cAZaRPOnIWZEaovcdqJX8SfYKCelHAPi9 BDHiTR3Y/V1RvnOsscrWYCfiYraavFs/lMnIf9453unTjKs3lzTvC7TLvTP9MPvntLnW mP3d5dOqumQCSjoEvJwy3t+zpRWsculHoMar34b60q32mTGXNTq0dZmier/WIkVbARtr KSdg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-transfer-encoding:mime-version :references:in-reply-to:message-id:date:subject:cc:to:from :dkim-signature; bh=fUvfuvKdMzBgRt0tGHLl1dfJOwtoisFeSR4beOE+s3s=; b=iqSdNR3zkISSkd1zWV+/JNsUb0GCi8dcTKLHtex1tGzfwlFJ48EbQZpv9j0d9Y8/ni aD0OjOvqIt64z4YksPlyg3AjLKBZKzSAuLjMYIdthdQoYQ+6yYsiVnXYiaQVzeOAtotX TgylTPK390b//hOnS4jNn1hB9jBSbpkxr7xzV5clCWC8Ol2rv6liwWgzC8K6kNQtAD1d iQ0h2klxJIYifECj+tJSfGzUVWUTIzOet4uKchjDqAH7lk+HP6WMv1PcEHL9dbmXjy3n CW8/7PX7oMqKGVLepLJRb6UPrZUHxJO0bimrJ00dGiPSHwm5wWAT5oUIlgVsQaRXSKGO lSDQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=jIrXrSzR; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id l72si5169215pfj.149.2019.03.18.06.28.30; Mon, 18 Mar 2019 06:28:45 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=jIrXrSzR; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727797AbfCRN1f (ORCPT + 99 others); Mon, 18 Mar 2019 09:27:35 -0400 Received: from mail-wm1-f65.google.com ([209.85.128.65]:53606 "EHLO mail-wm1-f65.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727533AbfCRN1F (ORCPT ); Mon, 18 Mar 2019 09:27:05 -0400 Received: by mail-wm1-f65.google.com with SMTP id e74so12979728wmg.3 for ; Mon, 18 Mar 2019 06:27:03 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding; bh=fUvfuvKdMzBgRt0tGHLl1dfJOwtoisFeSR4beOE+s3s=; b=jIrXrSzRfeFT3L5SqZU8VhMdQfnOMqArVN3RUgDdTXzDTm6/nTSU3YkSzNKAK9AsGE BCLm2p2J6rwKXosIReB02gTyvVzLr1HKi0TMSyhImLxhbJBaBmP74mqtwzIabI9b+GF3 2NHTQPZfGvADAQk8cb4R4S5BK3Vj/OhymYjKGYguPkcUyZk9LrdEG61VR2MIz6q0dihq vMIHKCDEn5wycwAiO7a9FnsK0XkydguP0KcxuZA47q+2rDMmVEqgOWUA2u+SuI2jtIHx 77pLxX9asFYrkz1LkV+wQoMGOpnJgGkR4PcfUAq3qFxVpcpp72J5Fu3UPGX5ZRg038XK 8mxQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references:mime-version:content-transfer-encoding; bh=fUvfuvKdMzBgRt0tGHLl1dfJOwtoisFeSR4beOE+s3s=; b=iOlmXUAtrsCYtCHBjQJt8/3TaE6CEiV8S6lPWrZUMA0E/PXWVuiRm/tg9X2U21BOAB Lz06/DazD5EK2q3kU6hz+PzpofCyG3ChELFQU4KO32QopKZ9c4VgiOKTNgqcKft8iAWF y7tCgT7IGPoiGvpeQ5eutkYyAbQhmeuTetrfVBJw82I0yNpDRk7+xyslt3QRmE8OxtQx 6lYytJoaBMVecyFVsdudedK15HVeo9yZ7bbl+RYgIk0JtBp35YCdjd4KbW0ZV5FdywyB s9KuwS+AdXfjoC/rJVeihLTRk6aWgubhDkhiKCGBjZ9oILtPWevwMu/Xwwm4LGbVRe+7 SBFg== X-Gm-Message-State: APjAAAVLz5DoF913+DPNgb69JJiYoYHiSOzXvoUebLP16XpVWyNF+vjX wLmspLXy/eFhrCoEjlwumirG0Q== X-Received: by 2002:a1c:f50d:: with SMTP id t13mr11232296wmh.81.1552915622556; Mon, 18 Mar 2019 06:27:02 -0700 (PDT) Received: from bender.baylibre.local (lmontsouris-657-1-212-31.w90-63.abo.wanadoo.fr. [90.63.244.31]) by smtp.gmail.com with ESMTPSA id j128sm10421601wmb.43.2019.03.18.06.27.01 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Mon, 18 Mar 2019 06:27:01 -0700 (PDT) From: Neil Armstrong To: gregkh@linuxfoundation.org, hminas@synopsys.com, balbi@kernel.org, kishon@ti.com, devicetree@vger.kernel.org Cc: Neil Armstrong , linux-amlogic@lists.infradead.org, linux-usb@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Martin Blumenstingl , Rob Herring Subject: [PATCH v4 4/8] dt-bindings: usb: dwc3: Add Amlogic G12A DWC3 Glue Bindings Date: Mon, 18 Mar 2019 14:26:51 +0100 Message-Id: <20190318132655.30040-5-narmstrong@baylibre.com> X-Mailer: git-send-email 2.20.1 In-Reply-To: <20190318132655.30040-1-narmstrong@baylibre.com> References: <20190318132655.30040-1-narmstrong@baylibre.com> MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Adds the bindings for the Amlogic G12A USB Glue HW. The Amlogic G12A SoC Family embeds 2 USB Controllers : - a DWC3 IP configured as Host for USB2 and USB3 - a DWC2 IP configured as Peripheral USB2 Only A glue connects these both controllers to 2 USB2 PHYs, and optionnally to an USB3+PCIE Combo PHY shared with the PCIE controller. The Glue configures the UTMI 8bit interfaces for the USB2 PHYs, including routing of the OTG PHY between the DWC3 and DWC2 controllers, and setups the on-chip OTG mode selection for this PHY. The PHYs phandles are passed to the Glue node since the Glue controls the interface with the PHY, not the DWC3 controller. Signed-off-by: Neil Armstrong Reviewed-by: Martin Blumenstingl Reviewed-by: Rob Herring --- .../devicetree/bindings/usb/amlogic,dwc3.txt | 88 +++++++++++++++++++ 1 file changed, 88 insertions(+) diff --git a/Documentation/devicetree/bindings/usb/amlogic,dwc3.txt b/Documentation/devicetree/bindings/usb/amlogic,dwc3.txt index 9a8b631904fd..b9f04e617eb7 100644 --- a/Documentation/devicetree/bindings/usb/amlogic,dwc3.txt +++ b/Documentation/devicetree/bindings/usb/amlogic,dwc3.txt @@ -40,3 +40,91 @@ Example device nodes: phy-names = "usb2-phy", "usb3-phy"; }; }; + +Amlogic Meson G12A DWC3 USB SoC Controller Glue + +The Amlogic G12A embeds a DWC3 USB IP Core configured for USB2 and USB3 +in host-only mode, and a DWC2 IP Core configured for USB2 peripheral mode +only. + +A glue connects the DWC3 core to USB2 PHYs and optionnaly to an USB3 PHY. + +One of the USB2 PHY can be re-routed in peripheral mode to a DWC2 USB IP. + +The DWC3 Glue controls the PHY routing and power, an interrupt line is +connected to the Glue to serve as OTG ID change detection. + +Required properties: +- compatible: Should be "amlogic,meson-g12a-usb-ctrl" +- clocks: a handle for the "USB" clock +- resets: a handle for the shared "USB" reset line +- reg: The base address and length of the registers +- interrupts: the interrupt specifier for the OTG detection +- phys: handle to used PHYs on the system + - a <0> phandle can be used if a PHY is not used +- phy-names: names of the used PHYs on the system : + - "usb2-phy0" for USB2 PHY0 if USBHOST_A port is used + - "usb2-phy1" for USB2 PHY1 if USBOTG_B port is used + - "usb3-phy0" for USB3 PHY if USB3_0 is used +- dr_mode: should be "host", "peripheral", or "otg" depending on + the usage and configuration of the OTG Capable port. + - "host" and "peripheral" means a fixed Host or Device only connection + - "otg" means the port can be used as both Host or Device and + be switched automatically using the OTG ID pin. + +Optional properties: +- vbus-supply: should be a phandle to the regulator controlling the VBUS + power supply when used in OTG switchable mode + +Required child nodes: + +A child node must exist to represent the core DWC3 IP block. The name of +the node is not important. The content of the node is defined in dwc3.txt. + +A child node must exist to represent the core DWC2 IP block. The name of +the node is not important. The content of the node is defined in dwc2.txt. + +PHY documentation is provided in the following places: +- Documentation/devicetree/bindings/phy/meson-g12a-usb2-phy.txt +- Documentation/devicetree/bindings/phy/meson-g12a-usb3-pcie-phy.txt + +Example device nodes: + usb: usb@ffe09000 { + compatible = "amlogic,meson-g12a-usb-ctrl"; + reg = <0x0 0xffe09000 0x0 0xa0>; + interrupts = ; + #address-cells = <2>; + #size-cells = <2>; + ranges; + + clocks = <&clkc CLKID_USB>; + resets = <&reset RESET_USB>; + + dr_mode = "otg"; + + phys = <&usb2_phy0>, <&usb2_phy1>, + <&usb3_pcie_phy PHY_TYPE_USB3>; + phy-names = "usb2-phy0", "usb2-phy1", "usb3-phy0"; + + dwc2: usb@ff400000 { + compatible = "amlogic,meson-g12a-usb", "snps,dwc2"; + reg = <0x0 0xff400000 0x0 0x40000>; + interrupts = ; + clocks = <&clkc CLKID_USB1_DDR_BRIDGE>; + clock-names = "ddr"; + phys = <&usb2_phy1>; + dr_mode = "peripheral"; + g-rx-fifo-size = <192>; + g-np-tx-fifo-size = <128>; + g-tx-fifo-size = <128 128 16 16 16>; + }; + + dwc3: usb@ff500000 { + compatible = "snps,dwc3"; + reg = <0x0 0xff500000 0x0 0x100000>; + interrupts = ; + dr_mode = "host"; + snps,dis_u2_susphy_quirk; + snps,quirk-frame-length-adjustment; + }; + }; -- 2.20.1