Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp565965img; Mon, 18 Mar 2019 09:14:56 -0700 (PDT) X-Google-Smtp-Source: APXvYqwluCmEfkpYjb6DFDRIhlQ7QjZVX71LTKMBO4mS8nO/1nEt97lOY0MJAS2bAFk45KGtiNSI X-Received: by 2002:a17:902:681:: with SMTP id 1mr13853044plh.31.1552925696604; Mon, 18 Mar 2019 09:14:56 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1552925696; cv=none; d=google.com; s=arc-20160816; b=oG18enjD2Ab3gs+ZIiXABu91QYRTYYPT5qyNP1IMiYHBYqrMx7q/sCola6v4GhLTD5 AynjC1t6IesH1N5pYPP1ipjB7Ow859V8UKo6azlnV/O9bOBFqZOcLArWJ2QsBSl2xJk0 UxNF2XpEv1rwIKGNX/GmV0TjR3Z/e5C5Pn5RHl2EImza4VhseBr4Hm89enzLtISdwZoO wyZgczhg0UrK208yeKNbvtOIPBoTdet0DZRhndyB9iJxjj6eucCV2K2ZrI2suAbNMCJJ NbfAvlqQZcjWcrANyDk6P9Z64y4eZZ975OxD/nIN8z9d8rirq1U/k+iSyOZHjdudAoSi pffQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:user-agent:in-reply-to :content-disposition:mime-version:references:message-id:subject:cc :to:from:date; bh=14444vjoUt8YZ/RyBiengbBiiJfk1/HunU1yR+bApos=; b=GUHiyZrXm64X4i12BbTCIH42LxJPWip/ueSbcXQbDbFL4dIc79yKlQRicPWnF25ntO T4VC9qk+sCju3Gk+gr2IMJ5Mbls3OPs31RBRgIBSDTd+tdez0Tb6+T0gya+LxZrHQvFe fI4+swVSRYMiRp4uV+55w0EHax1jumCMiweohlya7tWcwpC1dQ4lhd8iHlKaPSCyHXGB AjaGk+o3RSnCBVwTW5embyImjTN/Y61BuKecdn21SyjK4ZAcVQMxW+c16VbFT/ocMeQ0 jq1bcgP3iVEIUf+DT+yRifePgMszNzjQa+MJ04yDLK6TVzrZqS4ruqgCq5GAYI1Kf7BN WHhA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id j11si8868556pgq.330.2019.03.18.09.14.40; Mon, 18 Mar 2019 09:14:56 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727650AbfCRQNl (ORCPT + 99 others); Mon, 18 Mar 2019 12:13:41 -0400 Received: from mga04.intel.com ([192.55.52.120]:34804 "EHLO mga04.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726626AbfCRQNl (ORCPT ); Mon, 18 Mar 2019 12:13:41 -0400 X-Amp-Result: UNKNOWN X-Amp-Original-Verdict: FILE UNKNOWN X-Amp-File-Uploaded: False Received: from fmsmga004.fm.intel.com ([10.253.24.48]) by fmsmga104.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 18 Mar 2019 09:13:40 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.58,494,1544515200"; d="scan'208";a="153426447" Received: from raj-desk2.iind.intel.com ([10.223.107.30]) by fmsmga004.fm.intel.com with ESMTP; 18 Mar 2019 09:13:36 -0700 Date: Mon, 18 Mar 2019 21:31:06 +0530 From: Rajneesh Bhardwaj To: Rajat Jain Cc: "Somayaji, Vishwanath" , Rajat Jain , Darren Hart , Andy Shevchenko , "platform-driver-x86@vger.kernel.org" , "linux-kernel@vger.kernel.org" , "furquan@google.com" , "evgreen@google.com" , rajneesh.bhardwaj@linux.intel.com, srinivas.pandruvada@linux.intel.com, david.e.box@intel.com, rafael.j.wysocki@intel.com Subject: Re: [PATCH 2/2] platform/x86: intel_pmc_core: Allow to dump debug registers on S0ix failure Message-ID: <20190318160106.GA31964@raj-desk2.iind.intel.com> References: <20190313222124.229371-1-rajatja@google.com> <20190313222124.229371-2-rajatja@google.com> <219AAEFC072D3A42B064BBBC1181F9BF65C25C8E@BGSMSX102.gar.corp.intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: User-Agent: Mutt/1.5.24 (2015-08-30) Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org On Mon, Mar 18, 2019 at 08:18:56AM -0700, Rajat Jain wrote: > On Mon, Mar 18, 2019 at 2:31 AM Somayaji, Vishwanath > wrote: > > > > > > > > >-----Original Message----- > > >From: Rajat Jain > > >Sent: Thursday, March 14, 2019 3:51 AM > > >To: Bhardwaj, Rajneesh ; Somayaji, Vishwanath > > >; Darren Hart ; Andy > > >Shevchenko ; platform-driver-x86@vger.kernel.org; linux- > > >kernel@vger.kernel.org > > >Cc: Rajat Jain ; furquan@google.com; > > >evgreen@google.com; rajatxjain@gmail.com > > >Subject: [PATCH 2/2] platform/x86: intel_pmc_core: Allow to dump debug > > >registers on S0ix failure > > > > > >Add a module parameter which when enabled, will check on resume, if the > > >last S0ix attempt was successful. If not, the driver would provide > > >helpful debug information (which gets latched during the failed suspend > > >attempt) to debug the S0ix failure. > > > > > >This information is very useful to debug S0ix failures. Specially since > > >the latched debug information will be lost (over-written) if the system > > >attempts to go into runtime (or imminent) S0ix again after that failed > > >suspend attempt. > > > > > >Signed-off-by: Rajat Jain > > >--- > > > drivers/platform/x86/intel_pmc_core.c | 86 +++++++++++++++++++++++++++ > > > drivers/platform/x86/intel_pmc_core.h | 7 +++ > > > 2 files changed, 93 insertions(+) > > > > > >diff --git a/drivers/platform/x86/intel_pmc_core.c > > >b/drivers/platform/x86/intel_pmc_core.c > > >index 55578d07610c..b1f4405a27ce 100644 > > >--- a/drivers/platform/x86/intel_pmc_core.c > > >+++ b/drivers/platform/x86/intel_pmc_core.c > > >@@ -20,6 +20,7 @@ > > > #include > > > #include > > > #include > > >+#include > > > #include > > > > > > #include > > >@@ -890,9 +891,94 @@ static int pmc_core_remove(struct platform_device > > >*pdev) > > > return 0; > > > } > > > > > >+#ifdef CONFIG_PM_SLEEP > > >+ > > >+static bool warn_on_s0ix_failures; > > >+module_param(warn_on_s0ix_failures, bool, 0644); > > >+MODULE_PARM_DESC(warn_on_s0ix_failures, "Check and warn for S0ix > > >failures"); > > >+ > > >+static int pmc_core_suspend(struct device *dev) > > >+{ > > >+ struct pmc_dev *pmcdev = dev_get_drvdata(dev); > > >+ > > >+ /* Save PC10 and S0ix residency for checking later */ > > >+ if (warn_on_s0ix_failures && > > >+ !rdmsrl_safe(MSR_PKG_C10_RESIDENCY, &pmcdev->pc10_counter) > > >&& > > >+ !pmc_core_dev_state_get(pmcdev, &pmcdev->s0ix_counter)) > > >+ pmcdev->check_counters = true; > > >+ else > > >+ pmcdev->check_counters = false; > > >+ > > >+ return 0; > > >+} > > >+ > > >+static inline bool pc10_failed(struct pmc_dev *pmcdev) > > >+{ > > >+ u64 pc10_counter; > > >+ > > >+ if (!rdmsrl_safe(MSR_PKG_C10_RESIDENCY, &pc10_counter) && > > >+ pc10_counter == pmcdev->pc10_counter) > > >+ return true; > > >+ else > > >+ return false; > > >+} > > >+ > > >+static inline bool s0ix_failed(struct pmc_dev *pmcdev) > > >+{ > > >+ u64 s0ix_counter; > > >+ > > >+ if (!pmc_core_dev_state_get(pmcdev, &s0ix_counter) && > > >+ s0ix_counter == pmcdev->s0ix_counter) > > >+ return true; > > >+ else > > >+ return false; > > >+} > > >+ > > >+static int pmc_core_resume(struct device *dev) > > >+{ > > >+ struct pmc_dev *pmcdev = dev_get_drvdata(dev); > > >+ > > >+ if (!pmcdev->check_counters) > > >+ return 0; > > >+ > > >+ if (pc10_failed(pmcdev)) { > > >+ dev_info(dev, "PC10 entry had failed (PC10 cnt=0x%llx)\n", > > >+ pmcdev->pc10_counter); > > >+ } else if (s0ix_failed(pmcdev)) { > > >+ > > >+ const struct pmc_bit_map **maps = pmcdev->map- > > >>slps0_dbg_maps; > > >+ const struct pmc_bit_map *map; > > >+ int offset = pmcdev->map->slps0_dbg_offset; > > >+ u32 data; > > >+ > > >+ dev_warn(dev, "S0ix entry had failed (S0ix cnt=%llu)\n", > > >+ pmcdev->s0ix_counter); > > >+ while (*maps) { > > >+ map = *maps; > > >+ data = pmc_core_reg_read(pmcdev, offset); > > >+ offset += 4; > > >+ while (map->name) { > > >+ dev_warn(dev, "SLP_S0_DBG: %-32s\tState: > > >%s\n", > > >+ map->name, > > >+ data & map->bit_mask ? "Yes" : "No"); > > >+ ++map; > > >+ } > > >+ ++maps; > > >+ } > > >+ } > > >+ return 0; > > >+} > > >+ > > >+#endif > > >+ > > >+const struct dev_pm_ops pmc_core_pm_ops = { > > >+ SET_LATE_SYSTEM_SLEEP_PM_OPS(pmc_core_suspend, > > >pmc_core_resume) > > These PM Ops routines will be called not just in s2idle scenario, but also in other suspend scenarios like s2ram, s2disk. However actual functionalities served by these routines are relevant only for s2idle. > > That means we will end up having false errors in s2ram/s2disk scenarios as PC10/s0ix counters wont increment in those scenarios. > > Yes, you are right. Currently there is no API for a driver to know > whether the *current suspend* attempt is targeting S0ix or S3. I was > hoping that the pm_suspend_via_s2idle() might tell us that but that is > not true. Note that this issue is mitigated by the expectation that > this parameter (warn_on_s0ix_failures) will only be enabled only on > platforms that use S0ix. Maybe we can use ACPI_FADT_LOW_POWER_S0 also as a condition to dump this data though callback is best way to check in my opinion. Adding Srinivas, David and Rafael. > > However, if this is a concern and there is a string sentiment around > it, I am happy to throw in a patch that adds such an API in the pm > core and uses it (I have a patch ready). > > Thanks, > > Rajat > > > > > Vishwa > > >+}; > > >+ > > > static struct platform_driver pmc_core_driver = { > > > .driver = { > > > .name = "pmc_core", > > >+ .pm = &pmc_core_pm_ops > > > }, > > > .probe = pmc_core_probe, > > > .remove = pmc_core_remove, > > >diff --git a/drivers/platform/x86/intel_pmc_core.h > > >b/drivers/platform/x86/intel_pmc_core.h > > >index 88d9c0653a5f..fdee5772e532 100644 > > >--- a/drivers/platform/x86/intel_pmc_core.h > > >+++ b/drivers/platform/x86/intel_pmc_core.h > > >@@ -241,6 +241,9 @@ struct pmc_reg_map { > > > * @pmc_xram_read_bit: flag to indicate whether PMC XRAM shadow > > >registers > > > * used to read MPHY PG and PLL status are available > > > * @mutex_lock: mutex to complete one transcation > > >+ * @check_counters: On resume, check if counters are getting incremented > > >+ * @pc10_counter: PC10 residency counter > > >+ * @s0ix_counter: S0ix residency (step adjusted) > > > * > > > * pmc_dev contains info about power management controller device. > > > */ > > >@@ -253,6 +256,10 @@ struct pmc_dev { > > > #endif /* CONFIG_DEBUG_FS */ > > > int pmc_xram_read_bit; > > > struct mutex lock; /* generic mutex lock for PMC Core */ > > >+ > > >+ bool check_counters; /* Check for counter increments on resume */ > > >+ u64 pc10_counter; > > >+ u64 s0ix_counter; > > > }; > > > > > > #endif /* PMC_CORE_H */ > > >-- > > >2.21.0.360.g471c308f928-goog > > -- Best Regards, Rajneesh