Received: by 2002:ac0:bc90:0:0:0:0:0 with SMTP id a16csp804335img; Mon, 18 Mar 2019 14:46:17 -0700 (PDT) X-Google-Smtp-Source: APXvYqw9/cl7KFXNwqMls57vXHkyoy3rMZ9lQnxlgPHojBWHyCczG8ycRl8Y/QkyekNpoo2UohTi X-Received: by 2002:a65:518b:: with SMTP id h11mr19556107pgq.41.1552945577503; Mon, 18 Mar 2019 14:46:17 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1552945577; cv=none; d=google.com; s=arc-20160816; b=vn8SWiEPZiQ/gpPDtlcWzByGvTgftWk3x10uzgmywoOZy7DEajzDTfY/ePblJx50U4 NbYQrDFd/hmru++J/jeQXS+3GZlBn+7NZmWVC3UXWIxrAG9MQpYNmxXOLb3eAkkTlm2V 83hY2lsMEe1XoYmyhHEheTWrZX93bv9Z8GQBc5AFehjlxmnPf2QlIAwUv0F0l8Ue3OLr HmhU5S+Z5rwcxG/XhWVHh6KNe6FGvFXFcwG1W7klBvGrNNuxm/rH87wpsvnQgqqd/eUB N/pcxVX2dn0hF+XJ7ovoZeT/3te8dwPZc+XpQIv7+Oam+d2xMDgecUMWn9zXqYkpaLn7 iRUA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from; bh=K8pw/ZDFOmNGj1JqjoCgVQ7Usw8eosQjknzVS71DYMc=; b=iuHVBke3Geig1YtGh4tZwtyEyEWuwxo+OSMvVUhnPEFOVWgD5WogIARuRk1SSGqc50 sKbgMHTGeVzgFRiYR8JA1E7R0bRVue7iwtJuKUZjYBfioVB3rEpaUrt5Wq0KtAAXzb2j /lpZgTGAqXLhlEyRcLAOvhDd8XtnRSZ24GS4jtXw4U4EN03T/rMoHutcEFdF6RkZfbNo AMWfJLOelmOfVyfSwgBSfJZQ90vl5YZ1UxJ7Om4hQszhmaHdvTSCY0MF3iIfjdnlHZsa M52AM8nowXg6pZeN/fRUHfpKeyProgLQrKJv6Uz5uM2n6JSY3ZcxGwRk1+tOFGbFBmQ8 R7og== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id h2si2042382pgq.363.2019.03.18.14.46.02; Mon, 18 Mar 2019 14:46:17 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727964AbfCRVpB (ORCPT + 99 others); Mon, 18 Mar 2019 17:45:01 -0400 Received: from mga04.intel.com ([192.55.52.120]:57599 "EHLO mga04.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1727872AbfCRVo1 (ORCPT ); Mon, 18 Mar 2019 17:44:27 -0400 X-Amp-Result: SKIPPED(no attachment in message) X-Amp-File-Uploaded: False Received: from orsmga005.jf.intel.com ([10.7.209.41]) by fmsmga104.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 18 Mar 2019 14:44:27 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.58,495,1544515200"; d="scan'208";a="308301834" Received: from otc-icl-cdi187.jf.intel.com ([10.54.55.103]) by orsmga005.jf.intel.com with ESMTP; 18 Mar 2019 14:44:27 -0700 From: kan.liang@linux.intel.com To: peterz@infradead.org, acme@kernel.org, mingo@redhat.com, linux-kernel@vger.kernel.org Cc: tglx@linutronix.de, jolsa@kernel.org, eranian@google.com, alexander.shishkin@linux.intel.com, ak@linux.intel.com, Kan Liang Subject: [PATCH 17/22] perf/x86/intel: Disable sampling read slots and topdown Date: Mon, 18 Mar 2019 14:41:39 -0700 Message-Id: <20190318214144.4639-18-kan.liang@linux.intel.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190318214144.4639-1-kan.liang@linux.intel.com> References: <20190318214144.4639-1-kan.liang@linux.intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Kan Liang To get correct PERF_METRICS value, the fixed counter 3 must start from 0. It would bring problems when sampling read slots and topdown events. For example, perf record -e '{slots, topdown-retiring}:S' The slots would not overflow if it starts from 0. Add specific validate_group() support to reject the case and error out for Icelake. Signed-off-by: Kan Liang --- arch/x86/events/core.c | 2 ++ arch/x86/events/intel/core.c | 20 ++++++++++++++++++++ arch/x86/events/perf_event.h | 2 ++ 3 files changed, 24 insertions(+) diff --git a/arch/x86/events/core.c b/arch/x86/events/core.c index bc5cc3cfc86d..796e46a59148 100644 --- a/arch/x86/events/core.c +++ b/arch/x86/events/core.c @@ -2115,6 +2115,8 @@ static int validate_group(struct perf_event *event) ret = x86_pmu.schedule_events(fake_cpuc, n, NULL); + if (x86_pmu.validate_group) + ret = x86_pmu.validate_group(fake_cpuc, n); out: free_fake_cpuc(fake_cpuc); return ret; diff --git a/arch/x86/events/intel/core.c b/arch/x86/events/intel/core.c index 1d9570646994..3f86af8ce832 100644 --- a/arch/x86/events/intel/core.c +++ b/arch/x86/events/intel/core.c @@ -4259,6 +4259,25 @@ static int icl_set_period(struct perf_event *event) return 1; } +static int icl_validate_group(struct cpu_hw_events *cpuc, int n) +{ + bool has_sampling_slots = false, has_metrics = false; + struct perf_event *e; + int i; + + for (i = 0; i < n; i++) { + e = cpuc->event_list[i]; + if (is_slots_event(e) && is_sampling_event(e)) + has_sampling_slots = true; + + if (is_perf_metrics_event(e)) + has_metrics = true; + } + if (unlikely(has_sampling_slots && has_metrics)) + return -EINVAL; + return 0; +} + EVENT_ATTR_STR(mem-loads, mem_ld_hsw, "event=0xcd,umask=0x1,ldlat=3"); EVENT_ATTR_STR(mem-stores, mem_st_hsw, "event=0xd0,umask=0x82") @@ -4950,6 +4969,7 @@ __init int intel_pmu_init(void) x86_pmu.has_metric = x86_pmu.intel_cap.perf_metrics; x86_pmu.metric_update_event = icl_metric_update_event; x86_pmu.set_period = icl_set_period; + x86_pmu.validate_group = icl_validate_group; pr_cont("Icelake events, "); name = "icelake"; break; diff --git a/arch/x86/events/perf_event.h b/arch/x86/events/perf_event.h index 6165f4b2a0e6..ef8c4d846e87 100644 --- a/arch/x86/events/perf_event.h +++ b/arch/x86/events/perf_event.h @@ -630,6 +630,8 @@ struct x86_pmu { u64 (*limit_period)(struct perf_event *event, u64 l); int (*set_period)(struct perf_event *event); + int (*validate_group)(struct cpu_hw_events *cpuc, int n); + /* PMI handler bits */ unsigned int late_ack :1, counter_freezing :1; -- 2.17.1